Process for the fabrication of integrated circuits with low voltage MOS transistors, EPROM cells and high voltage MOS transistors

The active areas and the body regions for the LV MOS transistors, for the HV MOS transistors and for the EPROM cells are formed on a silicon substrate, a layer of thermal oxide (12) is formed and a layer of polycrystalline silicon (13) is formed on it, the last-mentioned layer is removed selectively...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ZATELLI, NICOLA, PALUMBO, ELISABETTA, PESCHIAROLI, DANIELA
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ZATELLI, NICOLA
PALUMBO, ELISABETTA
PESCHIAROLI, DANIELA
description The active areas and the body regions for the LV MOS transistors, for the HV MOS transistors and for the EPROM cells are formed on a silicon substrate, a layer of thermal oxide (12) is formed and a layer of polycrystalline silicon (13) is formed on it, the last-mentioned layer is removed selectively to form the floating gate electrodes (13a) of the cells, the source and drain regions (14) of the cells are formed, a composite ONO layer (15) is formed, the silicon of the areas of the LV MOS transistors is exposed, a layer of thermal oxide (16) is formed on the exposed areas, a second layer of polycrystalline silicon (17) is deposited and is then removed selectively to form the gate electrodes of the LV and HV MOS transistors (17c, 17b) and the control gate electrodes (17a) of the cells, and the source and drain regions of the LV and HV MOS transistors are formed. Owing to the simultaneous formation of part of the gate dielectric of the HV MOS transistors and the intermediate dielectric of the cells, and the use of a material (ONO) which is impermeable to the oxygen atoms of the subsequent thermal oxidation, the number of the operations in the process is smaller than in the prior art process.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP1104021A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP1104021A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP1104021A13</originalsourceid><addsrcrecordid>eNqNyrEKwkAMANAuDqL-Qz5Aoaf-gEjFpbSoe4ln2gscl3KJdvbPXVwFp7e8efFus3hShV4yWCDo8Z7Zo7EkkB44GQ0ZjR7gOfsnm8LEFiDKBC-JhgNB3VzBMiZlNcm6hqq9NDV4ilEB0wMCD-HXXhazHqPS6uuigFN1O543NEpHOqKnRNZVrXPlvty6g9v9UT6ha0hq</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Process for the fabrication of integrated circuits with low voltage MOS transistors, EPROM cells and high voltage MOS transistors</title><source>esp@cenet</source><creator>ZATELLI, NICOLA ; PALUMBO, ELISABETTA ; PESCHIAROLI, DANIELA</creator><creatorcontrib>ZATELLI, NICOLA ; PALUMBO, ELISABETTA ; PESCHIAROLI, DANIELA</creatorcontrib><description>The active areas and the body regions for the LV MOS transistors, for the HV MOS transistors and for the EPROM cells are formed on a silicon substrate, a layer of thermal oxide (12) is formed and a layer of polycrystalline silicon (13) is formed on it, the last-mentioned layer is removed selectively to form the floating gate electrodes (13a) of the cells, the source and drain regions (14) of the cells are formed, a composite ONO layer (15) is formed, the silicon of the areas of the LV MOS transistors is exposed, a layer of thermal oxide (16) is formed on the exposed areas, a second layer of polycrystalline silicon (17) is deposited and is then removed selectively to form the gate electrodes of the LV and HV MOS transistors (17c, 17b) and the control gate electrodes (17a) of the cells, and the source and drain regions of the LV and HV MOS transistors are formed. Owing to the simultaneous formation of part of the gate dielectric of the HV MOS transistors and the intermediate dielectric of the cells, and the use of a material (ONO) which is impermeable to the oxygen atoms of the subsequent thermal oxidation, the number of the operations in the process is smaller than in the prior art process.</description><edition>7</edition><language>eng ; fre ; ger</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2001</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20010530&amp;DB=EPODOC&amp;CC=EP&amp;NR=1104021A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76292</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20010530&amp;DB=EPODOC&amp;CC=EP&amp;NR=1104021A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ZATELLI, NICOLA</creatorcontrib><creatorcontrib>PALUMBO, ELISABETTA</creatorcontrib><creatorcontrib>PESCHIAROLI, DANIELA</creatorcontrib><title>Process for the fabrication of integrated circuits with low voltage MOS transistors, EPROM cells and high voltage MOS transistors</title><description>The active areas and the body regions for the LV MOS transistors, for the HV MOS transistors and for the EPROM cells are formed on a silicon substrate, a layer of thermal oxide (12) is formed and a layer of polycrystalline silicon (13) is formed on it, the last-mentioned layer is removed selectively to form the floating gate electrodes (13a) of the cells, the source and drain regions (14) of the cells are formed, a composite ONO layer (15) is formed, the silicon of the areas of the LV MOS transistors is exposed, a layer of thermal oxide (16) is formed on the exposed areas, a second layer of polycrystalline silicon (17) is deposited and is then removed selectively to form the gate electrodes of the LV and HV MOS transistors (17c, 17b) and the control gate electrodes (17a) of the cells, and the source and drain regions of the LV and HV MOS transistors are formed. Owing to the simultaneous formation of part of the gate dielectric of the HV MOS transistors and the intermediate dielectric of the cells, and the use of a material (ONO) which is impermeable to the oxygen atoms of the subsequent thermal oxidation, the number of the operations in the process is smaller than in the prior art process.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2001</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwkAMANAuDqL-Qz5Aoaf-gEjFpbSoe4ln2gscl3KJdvbPXVwFp7e8efFus3hShV4yWCDo8Z7Zo7EkkB44GQ0ZjR7gOfsnm8LEFiDKBC-JhgNB3VzBMiZlNcm6hqq9NDV4ilEB0wMCD-HXXhazHqPS6uuigFN1O543NEpHOqKnRNZVrXPlvty6g9v9UT6ha0hq</recordid><startdate>20010530</startdate><enddate>20010530</enddate><creator>ZATELLI, NICOLA</creator><creator>PALUMBO, ELISABETTA</creator><creator>PESCHIAROLI, DANIELA</creator><scope>EVB</scope></search><sort><creationdate>20010530</creationdate><title>Process for the fabrication of integrated circuits with low voltage MOS transistors, EPROM cells and high voltage MOS transistors</title><author>ZATELLI, NICOLA ; PALUMBO, ELISABETTA ; PESCHIAROLI, DANIELA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP1104021A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2001</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>ZATELLI, NICOLA</creatorcontrib><creatorcontrib>PALUMBO, ELISABETTA</creatorcontrib><creatorcontrib>PESCHIAROLI, DANIELA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ZATELLI, NICOLA</au><au>PALUMBO, ELISABETTA</au><au>PESCHIAROLI, DANIELA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Process for the fabrication of integrated circuits with low voltage MOS transistors, EPROM cells and high voltage MOS transistors</title><date>2001-05-30</date><risdate>2001</risdate><abstract>The active areas and the body regions for the LV MOS transistors, for the HV MOS transistors and for the EPROM cells are formed on a silicon substrate, a layer of thermal oxide (12) is formed and a layer of polycrystalline silicon (13) is formed on it, the last-mentioned layer is removed selectively to form the floating gate electrodes (13a) of the cells, the source and drain regions (14) of the cells are formed, a composite ONO layer (15) is formed, the silicon of the areas of the LV MOS transistors is exposed, a layer of thermal oxide (16) is formed on the exposed areas, a second layer of polycrystalline silicon (17) is deposited and is then removed selectively to form the gate electrodes of the LV and HV MOS transistors (17c, 17b) and the control gate electrodes (17a) of the cells, and the source and drain regions of the LV and HV MOS transistors are formed. Owing to the simultaneous formation of part of the gate dielectric of the HV MOS transistors and the intermediate dielectric of the cells, and the use of a material (ONO) which is impermeable to the oxygen atoms of the subsequent thermal oxidation, the number of the operations in the process is smaller than in the prior art process.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP1104021A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Process for the fabrication of integrated circuits with low voltage MOS transistors, EPROM cells and high voltage MOS transistors
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T10%3A05%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ZATELLI,%20NICOLA&rft.date=2001-05-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP1104021A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true