BOUNDARY SCAN SYSTEM WITH ADDRESS DEPENDENT INSTRUCTIONS

Boundary Scan integrated circuits are provided with a plurality of new registers between two dedicated pins, Test Data In (TDI) and Test Data Out (TDO) pins. The new registers include an address register and a plurality of test data registers which are addressable by the address register using addre...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: FAHEY, JAMES, JR, TAM, JINGLUN, GONGWER, GEOFFREY S, RAMAMURTHY, SRINIVAS
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator FAHEY, JAMES, JR
TAM, JINGLUN
GONGWER, GEOFFREY S
RAMAMURTHY, SRINIVAS
description Boundary Scan integrated circuits are provided with a plurality of new registers between two dedicated pins, Test Data In (TDI) and Test Data Out (TDO) pins. The new registers include an address register and a plurality of test data registers which are addressable by the address register using address-dependent instructions in the instruction register (IR). Instructions for the addressable registers may be steered to the correct register with an ADDLOAD instruction placed in the instruction register followed by an address-dependent instruction. The ADDLOAD instruction makes the address register active between the TDI and TDO pins. Any instruction from a set of address-dependent instructions may be steered to any register handling address-dependent instructions allowing a small number of instructions to be used in a large number of addressable data registers. At the same time non-addressable registers, such as the Boundary Scan register, use address-independent instructions.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP1036338B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP1036338B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP1036338B13</originalsourceid><addsrcrecordid>eNrjZLBw8g_1c3EMilQIdnb0UwiODA5x9VUI9wzxUHB0cQlyDQ5WcHENcPVzcfULUfD0Cw4JCnUO8fT3C-ZhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAYYGxmbGxhZOhsZEKAEAPioodQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>BOUNDARY SCAN SYSTEM WITH ADDRESS DEPENDENT INSTRUCTIONS</title><source>esp@cenet</source><creator>FAHEY, JAMES, JR ; TAM, JINGLUN ; GONGWER, GEOFFREY S ; RAMAMURTHY, SRINIVAS</creator><creatorcontrib>FAHEY, JAMES, JR ; TAM, JINGLUN ; GONGWER, GEOFFREY S ; RAMAMURTHY, SRINIVAS</creatorcontrib><description>Boundary Scan integrated circuits are provided with a plurality of new registers between two dedicated pins, Test Data In (TDI) and Test Data Out (TDO) pins. The new registers include an address register and a plurality of test data registers which are addressable by the address register using address-dependent instructions in the instruction register (IR). Instructions for the addressable registers may be steered to the correct register with an ADDLOAD instruction placed in the instruction register followed by an address-dependent instruction. The ADDLOAD instruction makes the address register active between the TDI and TDO pins. Any instruction from a set of address-dependent instructions may be steered to any register handling address-dependent instructions allowing a small number of instructions to be used in a large number of addressable data registers. At the same time non-addressable registers, such as the Boundary Scan register, use address-independent instructions.</description><edition>7</edition><language>eng ; fre ; ger</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20041020&amp;DB=EPODOC&amp;CC=EP&amp;NR=1036338B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20041020&amp;DB=EPODOC&amp;CC=EP&amp;NR=1036338B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FAHEY, JAMES, JR</creatorcontrib><creatorcontrib>TAM, JINGLUN</creatorcontrib><creatorcontrib>GONGWER, GEOFFREY S</creatorcontrib><creatorcontrib>RAMAMURTHY, SRINIVAS</creatorcontrib><title>BOUNDARY SCAN SYSTEM WITH ADDRESS DEPENDENT INSTRUCTIONS</title><description>Boundary Scan integrated circuits are provided with a plurality of new registers between two dedicated pins, Test Data In (TDI) and Test Data Out (TDO) pins. The new registers include an address register and a plurality of test data registers which are addressable by the address register using address-dependent instructions in the instruction register (IR). Instructions for the addressable registers may be steered to the correct register with an ADDLOAD instruction placed in the instruction register followed by an address-dependent instruction. The ADDLOAD instruction makes the address register active between the TDI and TDO pins. Any instruction from a set of address-dependent instructions may be steered to any register handling address-dependent instructions allowing a small number of instructions to be used in a large number of addressable data registers. At the same time non-addressable registers, such as the Boundary Scan register, use address-independent instructions.</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLBw8g_1c3EMilQIdnb0UwiODA5x9VUI9wzxUHB0cQlyDQ5WcHENcPVzcfULUfD0Cw4JCnUO8fT3C-ZhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAYYGxmbGxhZOhsZEKAEAPioodQ</recordid><startdate>20041020</startdate><enddate>20041020</enddate><creator>FAHEY, JAMES, JR</creator><creator>TAM, JINGLUN</creator><creator>GONGWER, GEOFFREY S</creator><creator>RAMAMURTHY, SRINIVAS</creator><scope>EVB</scope></search><sort><creationdate>20041020</creationdate><title>BOUNDARY SCAN SYSTEM WITH ADDRESS DEPENDENT INSTRUCTIONS</title><author>FAHEY, JAMES, JR ; TAM, JINGLUN ; GONGWER, GEOFFREY S ; RAMAMURTHY, SRINIVAS</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP1036338B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2004</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>FAHEY, JAMES, JR</creatorcontrib><creatorcontrib>TAM, JINGLUN</creatorcontrib><creatorcontrib>GONGWER, GEOFFREY S</creatorcontrib><creatorcontrib>RAMAMURTHY, SRINIVAS</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FAHEY, JAMES, JR</au><au>TAM, JINGLUN</au><au>GONGWER, GEOFFREY S</au><au>RAMAMURTHY, SRINIVAS</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>BOUNDARY SCAN SYSTEM WITH ADDRESS DEPENDENT INSTRUCTIONS</title><date>2004-10-20</date><risdate>2004</risdate><abstract>Boundary Scan integrated circuits are provided with a plurality of new registers between two dedicated pins, Test Data In (TDI) and Test Data Out (TDO) pins. The new registers include an address register and a plurality of test data registers which are addressable by the address register using address-dependent instructions in the instruction register (IR). Instructions for the addressable registers may be steered to the correct register with an ADDLOAD instruction placed in the instruction register followed by an address-dependent instruction. The ADDLOAD instruction makes the address register active between the TDI and TDO pins. Any instruction from a set of address-dependent instructions may be steered to any register handling address-dependent instructions allowing a small number of instructions to be used in a large number of addressable data registers. At the same time non-addressable registers, such as the Boundary Scan register, use address-independent instructions.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP1036338B1
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title BOUNDARY SCAN SYSTEM WITH ADDRESS DEPENDENT INSTRUCTIONS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-13T05%3A06%3A39IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FAHEY,%20JAMES,%20JR&rft.date=2004-10-20&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP1036338B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true