Reconstruction engine for a hardware circuit emulator

A system and a method provide full visibility to each net of a design under modeling by saving states of the design during modeling and reconstructing waveforms at each net by logic evaluation using the saved states. In one embodiment, primary data input signals and memory output signals ("samp...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: MARANTZ, JOSHUA D, SELVIDGE, CHARLIE, SENESKI, MARK E, KUDLUGI, MURALIDHAR R, CROUCH, KEN, STEWART, WILLIAM K
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator MARANTZ, JOSHUA D
SELVIDGE, CHARLIE
SENESKI, MARK E
KUDLUGI, MURALIDHAR R
CROUCH, KEN
STEWART, WILLIAM K
description A system and a method provide full visibility to each net of a design under modeling by saving states of the design during modeling and reconstructing waveforms at each net by logic evaluation using the saved states. In one embodiment, primary data input signals and memory output signals ("sample signals") are saved by a logic analyzer, and used in an emulator to generate state vectors from a state snapshot previously recorded. Data compression techniques can be applied to minimize storage requirements, and parallel evaluation of segments of waveforms can be achieved, since saved states for the entire period of interest are available for waveform reconstruction at the time of the logic evaluation.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP0964346A2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP0964346A2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP0964346A23</originalsourceid><addsrcrecordid>eNrjZDANSk3OzysuKSpNLsnMz1NIzUvPzEtVSMsvUkhUyEgsSilPLEpVSM4sSi7NLFFIzS3NSSzJL-JhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAQaWZibGJmaORsZEKAEAPMstMA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Reconstruction engine for a hardware circuit emulator</title><source>esp@cenet</source><creator>MARANTZ, JOSHUA D ; SELVIDGE, CHARLIE ; SENESKI, MARK E ; KUDLUGI, MURALIDHAR R ; CROUCH, KEN ; STEWART, WILLIAM K</creator><creatorcontrib>MARANTZ, JOSHUA D ; SELVIDGE, CHARLIE ; SENESKI, MARK E ; KUDLUGI, MURALIDHAR R ; CROUCH, KEN ; STEWART, WILLIAM K</creatorcontrib><description>A system and a method provide full visibility to each net of a design under modeling by saving states of the design during modeling and reconstructing waveforms at each net by logic evaluation using the saved states. In one embodiment, primary data input signals and memory output signals ("sample signals") are saved by a logic analyzer, and used in an emulator to generate state vectors from a state snapshot previously recorded. Data compression techniques can be applied to minimize storage requirements, and parallel evaluation of segments of waveforms can be achieved, since saved states for the entire period of interest are available for waveform reconstruction at the time of the logic evaluation.</description><edition>6</edition><language>eng ; fre ; ger</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>1999</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19991215&amp;DB=EPODOC&amp;CC=EP&amp;NR=0964346A2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19991215&amp;DB=EPODOC&amp;CC=EP&amp;NR=0964346A2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MARANTZ, JOSHUA D</creatorcontrib><creatorcontrib>SELVIDGE, CHARLIE</creatorcontrib><creatorcontrib>SENESKI, MARK E</creatorcontrib><creatorcontrib>KUDLUGI, MURALIDHAR R</creatorcontrib><creatorcontrib>CROUCH, KEN</creatorcontrib><creatorcontrib>STEWART, WILLIAM K</creatorcontrib><title>Reconstruction engine for a hardware circuit emulator</title><description>A system and a method provide full visibility to each net of a design under modeling by saving states of the design during modeling and reconstructing waveforms at each net by logic evaluation using the saved states. In one embodiment, primary data input signals and memory output signals ("sample signals") are saved by a logic analyzer, and used in an emulator to generate state vectors from a state snapshot previously recorded. Data compression techniques can be applied to minimize storage requirements, and parallel evaluation of segments of waveforms can be achieved, since saved states for the entire period of interest are available for waveform reconstruction at the time of the logic evaluation.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1999</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDANSk3OzysuKSpNLsnMz1NIzUvPzEtVSMsvUkhUyEgsSilPLEpVSM4sSi7NLFFIzS3NSSzJL-JhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAQaWZibGJmaORsZEKAEAPMstMA</recordid><startdate>19991215</startdate><enddate>19991215</enddate><creator>MARANTZ, JOSHUA D</creator><creator>SELVIDGE, CHARLIE</creator><creator>SENESKI, MARK E</creator><creator>KUDLUGI, MURALIDHAR R</creator><creator>CROUCH, KEN</creator><creator>STEWART, WILLIAM K</creator><scope>EVB</scope></search><sort><creationdate>19991215</creationdate><title>Reconstruction engine for a hardware circuit emulator</title><author>MARANTZ, JOSHUA D ; SELVIDGE, CHARLIE ; SENESKI, MARK E ; KUDLUGI, MURALIDHAR R ; CROUCH, KEN ; STEWART, WILLIAM K</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP0964346A23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>1999</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>MARANTZ, JOSHUA D</creatorcontrib><creatorcontrib>SELVIDGE, CHARLIE</creatorcontrib><creatorcontrib>SENESKI, MARK E</creatorcontrib><creatorcontrib>KUDLUGI, MURALIDHAR R</creatorcontrib><creatorcontrib>CROUCH, KEN</creatorcontrib><creatorcontrib>STEWART, WILLIAM K</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MARANTZ, JOSHUA D</au><au>SELVIDGE, CHARLIE</au><au>SENESKI, MARK E</au><au>KUDLUGI, MURALIDHAR R</au><au>CROUCH, KEN</au><au>STEWART, WILLIAM K</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Reconstruction engine for a hardware circuit emulator</title><date>1999-12-15</date><risdate>1999</risdate><abstract>A system and a method provide full visibility to each net of a design under modeling by saving states of the design during modeling and reconstructing waveforms at each net by logic evaluation using the saved states. In one embodiment, primary data input signals and memory output signals ("sample signals") are saved by a logic analyzer, and used in an emulator to generate state vectors from a state snapshot previously recorded. Data compression techniques can be applied to minimize storage requirements, and parallel evaluation of segments of waveforms can be achieved, since saved states for the entire period of interest are available for waveform reconstruction at the time of the logic evaluation.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP0964346A2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title Reconstruction engine for a hardware circuit emulator
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-15T03%3A45%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MARANTZ,%20JOSHUA%20D&rft.date=1999-12-15&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP0964346A2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true