METHOD AND APPARATUS FOR DETECTING ASSERTION OF MULTIPLE SIGNALS
A multiple match detection circuit including an array of N and P-channel pull-up and pull-down devices receiving a corresponding array of hit line signals for developing complementary bit line signals, which are provided to the respective inputs of a differential amplifier. Respective buffers drive...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | PRIEBE, GORDON, W |
description | A multiple match detection circuit including an array of N and P-channel pull-up and pull-down devices receiving a corresponding array of hit line signals for developing complementary bit line signals, which are provided to the respective inputs of a differential amplifier. Respective buffers drive the bit line signals to a maximum voltage differential in normal mode. For each hit line asserted, the pull-up and pull-down devices modify the voltage of the corresponding bit line by an incremental amount, thereby decreasing the bit line differential. The differential amplifier switches to indicate an error when the polarity of the differential voltage between the bit lines is reversed relative to the normal state. Any given single hit line does not cause enough of a voltage change to reverse the polarity of the differential voltage of the bit lines. However, if more than one hit line is asserted, then both bit lines are dominated by the activated complementary pull-up and pull-down devices, respectively, causing the bit line differential voltage to reverse polarity. In effect, the combined incremental change of voltage due to activation of two or more pull-up and pull-down devices is greater than the maximum voltage differential between the bit line signals asserted by the buffers. The differential error amplifier detects the reversal of polarity of the bit line differential voltage and asserts an error signal. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP0850482B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP0850482B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP0850482B13</originalsourceid><addsrcrecordid>eNrjZHDwdQ3x8HdRcPQD4oAAxyDHkNBgBTf_IAUX1xBX5xBPP3cFx-Bg16AQT38_BX83Bd9QnxDPAB9XhWBPdz9Hn2AeBta0xJziVF4ozc2g4OYa4uyhm1qQH59aXJCYnJqXWhLvGmBgYWpgYmHkZGhMhBIAXFMqVA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD AND APPARATUS FOR DETECTING ASSERTION OF MULTIPLE SIGNALS</title><source>esp@cenet</source><creator>PRIEBE, GORDON, W</creator><creatorcontrib>PRIEBE, GORDON, W</creatorcontrib><description>A multiple match detection circuit including an array of N and P-channel pull-up and pull-down devices receiving a corresponding array of hit line signals for developing complementary bit line signals, which are provided to the respective inputs of a differential amplifier. Respective buffers drive the bit line signals to a maximum voltage differential in normal mode. For each hit line asserted, the pull-up and pull-down devices modify the voltage of the corresponding bit line by an incremental amount, thereby decreasing the bit line differential. The differential amplifier switches to indicate an error when the polarity of the differential voltage between the bit lines is reversed relative to the normal state. Any given single hit line does not cause enough of a voltage change to reverse the polarity of the differential voltage of the bit lines. However, if more than one hit line is asserted, then both bit lines are dominated by the activated complementary pull-up and pull-down devices, respectively, causing the bit line differential voltage to reverse polarity. In effect, the combined incremental change of voltage due to activation of two or more pull-up and pull-down devices is greater than the maximum voltage differential between the bit line signals asserted by the buffers. The differential error amplifier detects the reversal of polarity of the bit line differential voltage and asserts an error signal.</description><edition>7</edition><language>eng ; fre ; ger</language><subject>BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; PULSE TECHNIQUE ; STATIC STORES</subject><creationdate>2000</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20000816&DB=EPODOC&CC=EP&NR=0850482B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20000816&DB=EPODOC&CC=EP&NR=0850482B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>PRIEBE, GORDON, W</creatorcontrib><title>METHOD AND APPARATUS FOR DETECTING ASSERTION OF MULTIPLE SIGNALS</title><description>A multiple match detection circuit including an array of N and P-channel pull-up and pull-down devices receiving a corresponding array of hit line signals for developing complementary bit line signals, which are provided to the respective inputs of a differential amplifier. Respective buffers drive the bit line signals to a maximum voltage differential in normal mode. For each hit line asserted, the pull-up and pull-down devices modify the voltage of the corresponding bit line by an incremental amount, thereby decreasing the bit line differential. The differential amplifier switches to indicate an error when the polarity of the differential voltage between the bit lines is reversed relative to the normal state. Any given single hit line does not cause enough of a voltage change to reverse the polarity of the differential voltage of the bit lines. However, if more than one hit line is asserted, then both bit lines are dominated by the activated complementary pull-up and pull-down devices, respectively, causing the bit line differential voltage to reverse polarity. In effect, the combined incremental change of voltage due to activation of two or more pull-up and pull-down devices is greater than the maximum voltage differential between the bit line signals asserted by the buffers. The differential error amplifier detects the reversal of polarity of the bit line differential voltage and asserts an error signal.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2000</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHDwdQ3x8HdRcPQD4oAAxyDHkNBgBTf_IAUX1xBX5xBPP3cFx-Bg16AQT38_BX83Bd9QnxDPAB9XhWBPdz9Hn2AeBta0xJziVF4ozc2g4OYa4uyhm1qQH59aXJCYnJqXWhLvGmBgYWpgYmHkZGhMhBIAXFMqVA</recordid><startdate>20000816</startdate><enddate>20000816</enddate><creator>PRIEBE, GORDON, W</creator><scope>EVB</scope></search><sort><creationdate>20000816</creationdate><title>METHOD AND APPARATUS FOR DETECTING ASSERTION OF MULTIPLE SIGNALS</title><author>PRIEBE, GORDON, W</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP0850482B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2000</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>PRIEBE, GORDON, W</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>PRIEBE, GORDON, W</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD AND APPARATUS FOR DETECTING ASSERTION OF MULTIPLE SIGNALS</title><date>2000-08-16</date><risdate>2000</risdate><abstract>A multiple match detection circuit including an array of N and P-channel pull-up and pull-down devices receiving a corresponding array of hit line signals for developing complementary bit line signals, which are provided to the respective inputs of a differential amplifier. Respective buffers drive the bit line signals to a maximum voltage differential in normal mode. For each hit line asserted, the pull-up and pull-down devices modify the voltage of the corresponding bit line by an incremental amount, thereby decreasing the bit line differential. The differential amplifier switches to indicate an error when the polarity of the differential voltage between the bit lines is reversed relative to the normal state. Any given single hit line does not cause enough of a voltage change to reverse the polarity of the differential voltage of the bit lines. However, if more than one hit line is asserted, then both bit lines are dominated by the activated complementary pull-up and pull-down devices, respectively, causing the bit line differential voltage to reverse polarity. In effect, the combined incremental change of voltage due to activation of two or more pull-up and pull-down devices is greater than the maximum voltage differential between the bit line signals asserted by the buffers. The differential error amplifier detects the reversal of polarity of the bit line differential voltage and asserts an error signal.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP0850482B1 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING ELECTRICITY INFORMATION STORAGE PHYSICS PULSE TECHNIQUE STATIC STORES |
title | METHOD AND APPARATUS FOR DETECTING ASSERTION OF MULTIPLE SIGNALS |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-03T03%3A52%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=PRIEBE,%20GORDON,%20W&rft.date=2000-08-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP0850482B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |