METHOD AND CIRCUIT ARRANGEMENT FOR ASSURING THE BIT SYNCHRONIZATION OF A DATA BLOCK IN A RECEIVER

For synchronizing a data block in a receiver, there are transmitted consecutively and prior to the data block: a first bit sequence of alternating "0" and "1" levels for determining the bit clock and a second bit sequence for determining the block synchronization by correlation....

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RANNER, GEORG, GRAD, BEHR, CHRISTIAN., TASTO, MANFRED, PH. D, BLASIUS, RAINER.
Format: Patent
Sprache:eng ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RANNER, GEORG, GRAD
BEHR, CHRISTIAN.
TASTO, MANFRED, PH. D
BLASIUS, RAINER.
description For synchronizing a data block in a receiver, there are transmitted consecutively and prior to the data block: a first bit sequence of alternating "0" and "1" levels for determining the bit clock and a second bit sequence for determining the block synchronization by correlation. In known methods of determining the bit clock, the phase range of the individual bits of the received digital signal is divided into sub-intervals and the phase position of the bit clock is determined on account of the number of edges in these sub-intervals. In order to avoid fading and phase jitter having a detrimental effect on the bit synchronism, more specifically when transmitting through radio transmission links, N-phase-shifted clocks having the same clock frequency are generated in the receiver by means of which the first bit sequence is sampled. The clock for which the number of sample-value changes of the first bit sequence is established as having a predeterminable minimum value during a predeterminable time-interval is utilized as the phase synchronous bit clock.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP0256595A3</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP0256595A3</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP0256595A33</originalsourceid><addsrcrecordid>eNqNykEKglAQgGE3LaK6w1wgiMSg5fgcfUM5L8ZRqI1IvFZRgt2fXHSAVj8_fMtkqMl8KAClAMfqWjZAVZSKahKDMihg07TKUoF5gnwGzVWc1yB8Q-MgEEpAKNAQ8nNwJ2CZX8kRd6TrZPEYnlPc_LpKoCRzfhvHdx-ncbjHV_z0dNnts0N2zDBN_yBfGyMy3A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD AND CIRCUIT ARRANGEMENT FOR ASSURING THE BIT SYNCHRONIZATION OF A DATA BLOCK IN A RECEIVER</title><source>esp@cenet</source><creator>RANNER, GEORG, GRAD ; BEHR, CHRISTIAN. ; TASTO, MANFRED, PH. D ; BLASIUS, RAINER.</creator><creatorcontrib>RANNER, GEORG, GRAD ; BEHR, CHRISTIAN. ; TASTO, MANFRED, PH. D ; BLASIUS, RAINER.</creatorcontrib><description>For synchronizing a data block in a receiver, there are transmitted consecutively and prior to the data block: a first bit sequence of alternating "0" and "1" levels for determining the bit clock and a second bit sequence for determining the block synchronization by correlation. In known methods of determining the bit clock, the phase range of the individual bits of the received digital signal is divided into sub-intervals and the phase position of the bit clock is determined on account of the number of edges in these sub-intervals. In order to avoid fading and phase jitter having a detrimental effect on the bit synchronism, more specifically when transmitting through radio transmission links, N-phase-shifted clocks having the same clock frequency are generated in the receiver by means of which the first bit sequence is sampled. The clock for which the number of sample-value changes of the first bit sequence is established as having a predeterminable minimum value during a predeterminable time-interval is utilized as the phase synchronous bit clock.</description><edition>4</edition><language>eng ; ger</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>1990</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19900321&amp;DB=EPODOC&amp;CC=EP&amp;NR=0256595A3$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19900321&amp;DB=EPODOC&amp;CC=EP&amp;NR=0256595A3$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RANNER, GEORG, GRAD</creatorcontrib><creatorcontrib>BEHR, CHRISTIAN.</creatorcontrib><creatorcontrib>TASTO, MANFRED, PH. D</creatorcontrib><creatorcontrib>BLASIUS, RAINER.</creatorcontrib><title>METHOD AND CIRCUIT ARRANGEMENT FOR ASSURING THE BIT SYNCHRONIZATION OF A DATA BLOCK IN A RECEIVER</title><description>For synchronizing a data block in a receiver, there are transmitted consecutively and prior to the data block: a first bit sequence of alternating "0" and "1" levels for determining the bit clock and a second bit sequence for determining the block synchronization by correlation. In known methods of determining the bit clock, the phase range of the individual bits of the received digital signal is divided into sub-intervals and the phase position of the bit clock is determined on account of the number of edges in these sub-intervals. In order to avoid fading and phase jitter having a detrimental effect on the bit synchronism, more specifically when transmitting through radio transmission links, N-phase-shifted clocks having the same clock frequency are generated in the receiver by means of which the first bit sequence is sampled. The clock for which the number of sample-value changes of the first bit sequence is established as having a predeterminable minimum value during a predeterminable time-interval is utilized as the phase synchronous bit clock.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1990</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNykEKglAQgGE3LaK6w1wgiMSg5fgcfUM5L8ZRqI1IvFZRgt2fXHSAVj8_fMtkqMl8KAClAMfqWjZAVZSKahKDMihg07TKUoF5gnwGzVWc1yB8Q-MgEEpAKNAQ8nNwJ2CZX8kRd6TrZPEYnlPc_LpKoCRzfhvHdx-ncbjHV_z0dNnts0N2zDBN_yBfGyMy3A</recordid><startdate>19900321</startdate><enddate>19900321</enddate><creator>RANNER, GEORG, GRAD</creator><creator>BEHR, CHRISTIAN.</creator><creator>TASTO, MANFRED, PH. D</creator><creator>BLASIUS, RAINER.</creator><scope>EVB</scope></search><sort><creationdate>19900321</creationdate><title>METHOD AND CIRCUIT ARRANGEMENT FOR ASSURING THE BIT SYNCHRONIZATION OF A DATA BLOCK IN A RECEIVER</title><author>RANNER, GEORG, GRAD ; BEHR, CHRISTIAN. ; TASTO, MANFRED, PH. D ; BLASIUS, RAINER.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP0256595A33</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; ger</language><creationdate>1990</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>RANNER, GEORG, GRAD</creatorcontrib><creatorcontrib>BEHR, CHRISTIAN.</creatorcontrib><creatorcontrib>TASTO, MANFRED, PH. D</creatorcontrib><creatorcontrib>BLASIUS, RAINER.</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RANNER, GEORG, GRAD</au><au>BEHR, CHRISTIAN.</au><au>TASTO, MANFRED, PH. D</au><au>BLASIUS, RAINER.</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD AND CIRCUIT ARRANGEMENT FOR ASSURING THE BIT SYNCHRONIZATION OF A DATA BLOCK IN A RECEIVER</title><date>1990-03-21</date><risdate>1990</risdate><abstract>For synchronizing a data block in a receiver, there are transmitted consecutively and prior to the data block: a first bit sequence of alternating "0" and "1" levels for determining the bit clock and a second bit sequence for determining the block synchronization by correlation. In known methods of determining the bit clock, the phase range of the individual bits of the received digital signal is divided into sub-intervals and the phase position of the bit clock is determined on account of the number of edges in these sub-intervals. In order to avoid fading and phase jitter having a detrimental effect on the bit synchronism, more specifically when transmitting through radio transmission links, N-phase-shifted clocks having the same clock frequency are generated in the receiver by means of which the first bit sequence is sampled. The clock for which the number of sample-value changes of the first bit sequence is established as having a predeterminable minimum value during a predeterminable time-interval is utilized as the phase synchronous bit clock.</abstract><edition>4</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; ger
recordid cdi_epo_espacenet_EP0256595A3
source esp@cenet
subjects ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title METHOD AND CIRCUIT ARRANGEMENT FOR ASSURING THE BIT SYNCHRONIZATION OF A DATA BLOCK IN A RECEIVER
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T20%3A04%3A41IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RANNER,%20GEORG,%20GRAD&rft.date=1990-03-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP0256595A3%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true