SERIES-PARALLEL/PARALLEL-SERIES DEVICE FOR VARIABLE BIT LENGTH CONFIGURATION
A serdes device includes circuitry for loading or reading bit configurations into or out of strings of latches of variable length nk+r, where n is the number of bits in a byte, k is the number of whole bytes and r is the number of residual bits, with r being smaller than n. Under the control of a se...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng ; fre |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | DUFORESTEL, GUY GASTON LECHACZYNSKI, MICHEL ANDRE POIRAUD, CLEMENT YVON VIALLON, PAUL PIERRE |
description | A serdes device includes circuitry for loading or reading bit configurations into or out of strings of latches of variable length nk+r, where n is the number of bits in a byte, k is the number of whole bytes and r is the number of residual bits, with r being smaller than n. Under the control of a service processor (8), there is formed a ring comprised of the latches of the serializer/deserializer register (14), the latches of the string considered (3 or 4) and a selected number (n-r) of latches of an extension register (16). The bytes to be loaded are sequentially sent to register (14), starting with the byte that contains the residual bits, and n bits are shifted out after loading each successive byte, so that after k+1 shifts the desired configuration will be contained in the string. For reading the contents of a string (for example, string 3), n bits are shifted, register (14) is read out, then k shifts of n bits each are performed, with register (14) being read out after each shift. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP0151653B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP0151653B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP0151653B13</originalsourceid><addsrcrecordid>eNrjZPAJdg3ydA3WDXAMcvTxcfXRhzF0IRIKLq5hns6uCm7-QQphjkGejk4-rgpOniEKPq5-7iEeCs7-fm6e7qFBjiGe_n48DKxpiTnFqbxQmptBwc01xNlDN7UgPz61uCAxOTUvtSTeNcDA0NTQzNTYydCYCCUAaq0tlg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SERIES-PARALLEL/PARALLEL-SERIES DEVICE FOR VARIABLE BIT LENGTH CONFIGURATION</title><source>esp@cenet</source><creator>DUFORESTEL, GUY GASTON ; LECHACZYNSKI, MICHEL ANDRE ; POIRAUD, CLEMENT YVON ; VIALLON, PAUL PIERRE</creator><creatorcontrib>DUFORESTEL, GUY GASTON ; LECHACZYNSKI, MICHEL ANDRE ; POIRAUD, CLEMENT YVON ; VIALLON, PAUL PIERRE</creatorcontrib><description>A serdes device includes circuitry for loading or reading bit configurations into or out of strings of latches of variable length nk+r, where n is the number of bits in a byte, k is the number of whole bytes and r is the number of residual bits, with r being smaller than n. Under the control of a service processor (8), there is formed a ring comprised of the latches of the serializer/deserializer register (14), the latches of the string considered (3 or 4) and a selected number (n-r) of latches of an extension register (16). The bytes to be loaded are sequentially sent to register (14), starting with the byte that contains the residual bits, and n bits are shifted out after loading each successive byte, so that after k+1 shifts the desired configuration will be contained in the string. For reading the contents of a string (for example, string 3), n bits are shifted, register (14) is read out, then k shifts of n bits each are performed, with register (14) being read out after each shift.</description><edition>4</edition><language>eng ; fre</language><subject>BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; CODE CONVERSION IN GENERAL ; CODING ; COMPUTING ; COUNTING ; DECODING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; INFORMATION STORAGE ; MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; STATIC STORES ; TESTING</subject><creationdate>1987</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19870916&DB=EPODOC&CC=EP&NR=0151653B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25547,76298</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19870916&DB=EPODOC&CC=EP&NR=0151653B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>DUFORESTEL, GUY GASTON</creatorcontrib><creatorcontrib>LECHACZYNSKI, MICHEL ANDRE</creatorcontrib><creatorcontrib>POIRAUD, CLEMENT YVON</creatorcontrib><creatorcontrib>VIALLON, PAUL PIERRE</creatorcontrib><title>SERIES-PARALLEL/PARALLEL-SERIES DEVICE FOR VARIABLE BIT LENGTH CONFIGURATION</title><description>A serdes device includes circuitry for loading or reading bit configurations into or out of strings of latches of variable length nk+r, where n is the number of bits in a byte, k is the number of whole bytes and r is the number of residual bits, with r being smaller than n. Under the control of a service processor (8), there is formed a ring comprised of the latches of the serializer/deserializer register (14), the latches of the string considered (3 or 4) and a selected number (n-r) of latches of an extension register (16). The bytes to be loaded are sequentially sent to register (14), starting with the byte that contains the residual bits, and n bits are shifted out after loading each successive byte, so that after k+1 shifts the desired configuration will be contained in the string. For reading the contents of a string (for example, string 3), n bits are shifted, register (14) is read out, then k shifts of n bits each are performed, with register (14) being read out after each shift.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>DECODING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1987</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPAJdg3ydA3WDXAMcvTxcfXRhzF0IRIKLq5hns6uCm7-QQphjkGejk4-rgpOniEKPq5-7iEeCs7-fm6e7qFBjiGe_n48DKxpiTnFqbxQmptBwc01xNlDN7UgPz61uCAxOTUvtSTeNcDA0NTQzNTYydCYCCUAaq0tlg</recordid><startdate>19870916</startdate><enddate>19870916</enddate><creator>DUFORESTEL, GUY GASTON</creator><creator>LECHACZYNSKI, MICHEL ANDRE</creator><creator>POIRAUD, CLEMENT YVON</creator><creator>VIALLON, PAUL PIERRE</creator><scope>EVB</scope></search><sort><creationdate>19870916</creationdate><title>SERIES-PARALLEL/PARALLEL-SERIES DEVICE FOR VARIABLE BIT LENGTH CONFIGURATION</title><author>DUFORESTEL, GUY GASTON ; LECHACZYNSKI, MICHEL ANDRE ; POIRAUD, CLEMENT YVON ; VIALLON, PAUL PIERRE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP0151653B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre</language><creationdate>1987</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>DECODING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>DUFORESTEL, GUY GASTON</creatorcontrib><creatorcontrib>LECHACZYNSKI, MICHEL ANDRE</creatorcontrib><creatorcontrib>POIRAUD, CLEMENT YVON</creatorcontrib><creatorcontrib>VIALLON, PAUL PIERRE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>DUFORESTEL, GUY GASTON</au><au>LECHACZYNSKI, MICHEL ANDRE</au><au>POIRAUD, CLEMENT YVON</au><au>VIALLON, PAUL PIERRE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SERIES-PARALLEL/PARALLEL-SERIES DEVICE FOR VARIABLE BIT LENGTH CONFIGURATION</title><date>1987-09-16</date><risdate>1987</risdate><abstract>A serdes device includes circuitry for loading or reading bit configurations into or out of strings of latches of variable length nk+r, where n is the number of bits in a byte, k is the number of whole bytes and r is the number of residual bits, with r being smaller than n. Under the control of a service processor (8), there is formed a ring comprised of the latches of the serializer/deserializer register (14), the latches of the string considered (3 or 4) and a selected number (n-r) of latches of an extension register (16). The bytes to be loaded are sequentially sent to register (14), starting with the byte that contains the residual bits, and n bits are shifted out after loading each successive byte, so that after k+1 shifts the desired configuration will be contained in the string. For reading the contents of a string (for example, string 3), n bits are shifted, register (14) is read out, then k shifts of n bits each are performed, with register (14) being read out after each shift.</abstract><edition>4</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre |
recordid | cdi_epo_espacenet_EP0151653B1 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY CALCULATING CODE CONVERSION IN GENERAL CODING COMPUTING COUNTING DECODING ELECTRIC DIGITAL DATA PROCESSING ELECTRICITY INFORMATION STORAGE MEASURING MEASURING ELECTRIC VARIABLES MEASURING MAGNETIC VARIABLES PHYSICS STATIC STORES TESTING |
title | SERIES-PARALLEL/PARALLEL-SERIES DEVICE FOR VARIABLE BIT LENGTH CONFIGURATION |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T12%3A55%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=DUFORESTEL,%20GUY%20GASTON&rft.date=1987-09-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP0151653B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |