Verbessertes Schema zur geordneten Cachespeicherkohärenz
A coherency scheme of use with a system (100) having a bus (112), a main memory (115), a main memory controller (114) for accessing main memory (115) in response to transactions received on the bus (112), and a set of processor modules (116, 120) coupled to the bus (112). Each processor module has a...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Patent |
Sprache: | ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | FRINK, CRAIG R BRYG, WILLIAM R CHAN, KENNETH K ODINEAL, ROBERT D HOTCHKISS, THOMAS R WILLIAMS JAMES B., LOWELL ZIEGLER, MICHAEL L |
description | A coherency scheme of use with a system (100) having a bus (112), a main memory (115), a main memory controller (114) for accessing main memory (115) in response to transactions received on the bus (112), and a set of processor modules (116, 120) coupled to the bus (112). Each processor module has a cache memory (166, 170) and is capable of transmitting coherent transactions on the bus (112) to other processor modules and to the main memory controller. Each processor module detects coherent transactions issued on the bus and performs cache coherency checks for each of the coherent transactions. Each processor module has a coherency queue (164, 168) for storing all transactions issued on the bus and for performing coherency checks for the transactions in first-in, first-out order. When a module transmits a coherent transaction on a bus, it places its own transaction into its own coherency queue. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_DE69423874TT2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>DE69423874TT2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_DE69423874TT23</originalsourceid><addsrcrecordid>eNrjZLAMSy1KSi0uTi0qSS1WCE7OSM1NVKgqLVJIT80vSslLLUnNU3BOBAoXF6RmAqmi7PyMw0uKUvOqeBhY0xJzilN5oTQ3g5Kba4izh25qQX48UHlicipQe7yLq5mliZGxhblJSIiRMVGKADNVMOM</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Verbessertes Schema zur geordneten Cachespeicherkohärenz</title><source>esp@cenet</source><creator>FRINK, CRAIG R ; BRYG, WILLIAM R ; CHAN, KENNETH K ; ODINEAL, ROBERT D ; HOTCHKISS, THOMAS R ; WILLIAMS JAMES B., LOWELL ; ZIEGLER, MICHAEL L</creator><creatorcontrib>FRINK, CRAIG R ; BRYG, WILLIAM R ; CHAN, KENNETH K ; ODINEAL, ROBERT D ; HOTCHKISS, THOMAS R ; WILLIAMS JAMES B., LOWELL ; ZIEGLER, MICHAEL L</creatorcontrib><description>A coherency scheme of use with a system (100) having a bus (112), a main memory (115), a main memory controller (114) for accessing main memory (115) in response to transactions received on the bus (112), and a set of processor modules (116, 120) coupled to the bus (112). Each processor module has a cache memory (166, 170) and is capable of transmitting coherent transactions on the bus (112) to other processor modules and to the main memory controller. Each processor module detects coherent transactions issued on the bus and performs cache coherency checks for each of the coherent transactions. Each processor module has a coherency queue (164, 168) for storing all transactions issued on the bus and for performing coherency checks for the transactions in first-in, first-out order. When a module transmits a coherent transaction on a bus, it places its own transaction into its own coherency queue.</description><edition>7</edition><language>ger</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2000</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20001116&DB=EPODOC&CC=DE&NR=69423874T2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76294</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20001116&DB=EPODOC&CC=DE&NR=69423874T2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FRINK, CRAIG R</creatorcontrib><creatorcontrib>BRYG, WILLIAM R</creatorcontrib><creatorcontrib>CHAN, KENNETH K</creatorcontrib><creatorcontrib>ODINEAL, ROBERT D</creatorcontrib><creatorcontrib>HOTCHKISS, THOMAS R</creatorcontrib><creatorcontrib>WILLIAMS JAMES B., LOWELL</creatorcontrib><creatorcontrib>ZIEGLER, MICHAEL L</creatorcontrib><title>Verbessertes Schema zur geordneten Cachespeicherkohärenz</title><description>A coherency scheme of use with a system (100) having a bus (112), a main memory (115), a main memory controller (114) for accessing main memory (115) in response to transactions received on the bus (112), and a set of processor modules (116, 120) coupled to the bus (112). Each processor module has a cache memory (166, 170) and is capable of transmitting coherent transactions on the bus (112) to other processor modules and to the main memory controller. Each processor module detects coherent transactions issued on the bus and performs cache coherency checks for each of the coherent transactions. Each processor module has a coherency queue (164, 168) for storing all transactions issued on the bus and for performing coherency checks for the transactions in first-in, first-out order. When a module transmits a coherent transaction on a bus, it places its own transaction into its own coherency queue.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2000</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAMSy1KSi0uTi0qSS1WCE7OSM1NVKgqLVJIT80vSslLLUnNU3BOBAoXF6RmAqmi7PyMw0uKUvOqeBhY0xJzilN5oTQ3g5Kba4izh25qQX48UHlicipQe7yLq5mliZGxhblJSIiRMVGKADNVMOM</recordid><startdate>20001116</startdate><enddate>20001116</enddate><creator>FRINK, CRAIG R</creator><creator>BRYG, WILLIAM R</creator><creator>CHAN, KENNETH K</creator><creator>ODINEAL, ROBERT D</creator><creator>HOTCHKISS, THOMAS R</creator><creator>WILLIAMS JAMES B., LOWELL</creator><creator>ZIEGLER, MICHAEL L</creator><scope>EVB</scope></search><sort><creationdate>20001116</creationdate><title>Verbessertes Schema zur geordneten Cachespeicherkohärenz</title><author>FRINK, CRAIG R ; BRYG, WILLIAM R ; CHAN, KENNETH K ; ODINEAL, ROBERT D ; HOTCHKISS, THOMAS R ; WILLIAMS JAMES B., LOWELL ; ZIEGLER, MICHAEL L</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_DE69423874TT23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ger</language><creationdate>2000</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>FRINK, CRAIG R</creatorcontrib><creatorcontrib>BRYG, WILLIAM R</creatorcontrib><creatorcontrib>CHAN, KENNETH K</creatorcontrib><creatorcontrib>ODINEAL, ROBERT D</creatorcontrib><creatorcontrib>HOTCHKISS, THOMAS R</creatorcontrib><creatorcontrib>WILLIAMS JAMES B., LOWELL</creatorcontrib><creatorcontrib>ZIEGLER, MICHAEL L</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FRINK, CRAIG R</au><au>BRYG, WILLIAM R</au><au>CHAN, KENNETH K</au><au>ODINEAL, ROBERT D</au><au>HOTCHKISS, THOMAS R</au><au>WILLIAMS JAMES B., LOWELL</au><au>ZIEGLER, MICHAEL L</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Verbessertes Schema zur geordneten Cachespeicherkohärenz</title><date>2000-11-16</date><risdate>2000</risdate><abstract>A coherency scheme of use with a system (100) having a bus (112), a main memory (115), a main memory controller (114) for accessing main memory (115) in response to transactions received on the bus (112), and a set of processor modules (116, 120) coupled to the bus (112). Each processor module has a cache memory (166, 170) and is capable of transmitting coherent transactions on the bus (112) to other processor modules and to the main memory controller. Each processor module detects coherent transactions issued on the bus and performs cache coherency checks for each of the coherent transactions. Each processor module has a coherency queue (164, 168) for storing all transactions issued on the bus and for performing coherency checks for the transactions in first-in, first-out order. When a module transmits a coherent transaction on a bus, it places its own transaction into its own coherency queue.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | ger |
recordid | cdi_epo_espacenet_DE69423874TT2 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | Verbessertes Schema zur geordneten Cachespeicherkohärenz |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-22T04%3A54%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FRINK,%20CRAIG%20R&rft.date=2000-11-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EDE69423874TT2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |