Anordnung und Verfahren zur Aufrechterhaltung des eingeschwungenen Zustandes eines Phasenregelkreises während eines Taktstopps

A system and method for maintaining lock of a phase locked loop within an integrated circuit during both a normal operation mode and a test mode, and during switching from the normal operation mode to the test mode, is disclosed. The method includes closing a phase locked loop feedback path of the p...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: HELDER, EDWARD R
Format: Patent
Sprache:ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HELDER, EDWARD R
description A system and method for maintaining lock of a phase locked loop within an integrated circuit during both a normal operation mode and a test mode, and during switching from the normal operation mode to the test mode, is disclosed. The method includes closing a phase locked loop feedback path of the phase locked loop with a real clock signal from a real clock tree during the normal operation mode. The real clock tree is selectively halted, thereby transitioning from the normal operation mode to the test mode. The phase locked loop feedback path of the phase locked loop is closed with a copy of a clock signal from a copy clock tree such that the phase locked loop maintains lock. The steps of halting the real clock and closing the phase locked loop feedback path with a copy clock signal are completed during a single clock cycle such that lock is maintained during switching from the normal operation to the test mode.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_DE60101117TT2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>DE60101117TT2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_DE60101117TT23</originalsourceid><addsrcrecordid>eNqNjUEKwjAURLtxIeodgnuhUdB10YpLF8GFmxKa36S0_Ib_EwpuvIw38WKm0AO4mYGZx8wyexc4kMGIVkQ04gHUaEeA4hVJFLEhqF0AcroPE2OABbRogWs3pgAwoc_IQeNcJb07zYAEFvqOoOUUjd_PtGpmQukucBi853W2aHTPsJl9lW2vpTrfduCHCtjrOl2E6lIec5lLKU9K7Q9_QT-2rUvf</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Anordnung und Verfahren zur Aufrechterhaltung des eingeschwungenen Zustandes eines Phasenregelkreises während eines Taktstopps</title><source>esp@cenet</source><creator>HELDER, EDWARD R</creator><creatorcontrib>HELDER, EDWARD R</creatorcontrib><description>A system and method for maintaining lock of a phase locked loop within an integrated circuit during both a normal operation mode and a test mode, and during switching from the normal operation mode to the test mode, is disclosed. The method includes closing a phase locked loop feedback path of the phase locked loop with a real clock signal from a real clock tree during the normal operation mode. The real clock tree is selectively halted, thereby transitioning from the normal operation mode to the test mode. The phase locked loop feedback path of the phase locked loop is closed with a copy of a clock signal from a copy clock tree such that the phase locked loop maintains lock. The steps of halting the real clock and closing the phase locked loop feedback path with a copy clock signal are completed during a single clock cycle such that lock is maintained during switching from the normal operation to the test mode.</description><edition>7</edition><language>ger</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; PULSE TECHNIQUE ; TESTING</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040826&amp;DB=EPODOC&amp;CC=DE&amp;NR=60101117T2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20040826&amp;DB=EPODOC&amp;CC=DE&amp;NR=60101117T2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HELDER, EDWARD R</creatorcontrib><title>Anordnung und Verfahren zur Aufrechterhaltung des eingeschwungenen Zustandes eines Phasenregelkreises während eines Taktstopps</title><description>A system and method for maintaining lock of a phase locked loop within an integrated circuit during both a normal operation mode and a test mode, and during switching from the normal operation mode to the test mode, is disclosed. The method includes closing a phase locked loop feedback path of the phase locked loop with a real clock signal from a real clock tree during the normal operation mode. The real clock tree is selectively halted, thereby transitioning from the normal operation mode to the test mode. The phase locked loop feedback path of the phase locked loop is closed with a copy of a clock signal from a copy clock tree such that the phase locked loop maintains lock. The steps of halting the real clock and closing the phase locked loop feedback path with a copy clock signal are completed during a single clock cycle such that lock is maintained during switching from the normal operation to the test mode.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjUEKwjAURLtxIeodgnuhUdB10YpLF8GFmxKa36S0_Ib_EwpuvIw38WKm0AO4mYGZx8wyexc4kMGIVkQ04gHUaEeA4hVJFLEhqF0AcroPE2OABbRogWs3pgAwoc_IQeNcJb07zYAEFvqOoOUUjd_PtGpmQukucBi853W2aHTPsJl9lW2vpTrfduCHCtjrOl2E6lIec5lLKU9K7Q9_QT-2rUvf</recordid><startdate>20040826</startdate><enddate>20040826</enddate><creator>HELDER, EDWARD R</creator><scope>EVB</scope></search><sort><creationdate>20040826</creationdate><title>Anordnung und Verfahren zur Aufrechterhaltung des eingeschwungenen Zustandes eines Phasenregelkreises während eines Taktstopps</title><author>HELDER, EDWARD R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_DE60101117TT23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ger</language><creationdate>2004</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>HELDER, EDWARD R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HELDER, EDWARD R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Anordnung und Verfahren zur Aufrechterhaltung des eingeschwungenen Zustandes eines Phasenregelkreises während eines Taktstopps</title><date>2004-08-26</date><risdate>2004</risdate><abstract>A system and method for maintaining lock of a phase locked loop within an integrated circuit during both a normal operation mode and a test mode, and during switching from the normal operation mode to the test mode, is disclosed. The method includes closing a phase locked loop feedback path of the phase locked loop with a real clock signal from a real clock tree during the normal operation mode. The real clock tree is selectively halted, thereby transitioning from the normal operation mode to the test mode. The phase locked loop feedback path of the phase locked loop is closed with a copy of a clock signal from a copy clock tree such that the phase locked loop maintains lock. The steps of halting the real clock and closing the phase locked loop feedback path with a copy clock signal are completed during a single clock cycle such that lock is maintained during switching from the normal operation to the test mode.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ger
recordid cdi_epo_espacenet_DE60101117TT2
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
PULSE TECHNIQUE
TESTING
title Anordnung und Verfahren zur Aufrechterhaltung des eingeschwungenen Zustandes eines Phasenregelkreises während eines Taktstopps
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T21%3A46%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HELDER,%20EDWARD%20R&rft.date=2004-08-26&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EDE60101117TT2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true