Zwangsmässige Synchronisation zweier Impulsfolgen

An apparatus and method for digital correction of oscillator drift provides for phase alignment between two clock signals (10, 12) running at nearly the same frequency. Phase alignment is provided by fashioning a delay for one of the clock signals through selection of various lengths (40) of a varia...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US, AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US, LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US, WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US
Format: Patent
Sprache:ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US
AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US
LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US
WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US
description An apparatus and method for digital correction of oscillator drift provides for phase alignment between two clock signals (10, 12) running at nearly the same frequency. Phase alignment is provided by fashioning a delay for one of the clock signals through selection of various lengths (40) of a variable delay path (20) formed from a series of logic circuits. Respective reference signals are derived from the two clocks to be phase-aligned, and the phases of the references are compared in a digital phase comparator (14). The product of phase comparison controls a digital delay selector (18) to generate a sequence of delay signals corresponding to a sequence of detected phase differences. The delay signal sequence controls the variable digital delay. The variable digital delay outputs a corrected clock signal whose phase is aligned with the phase of the other clock signal. The corrected clock signal is used to produce one reference signal, the other reference signal being derived directly from the other clock signal. A second digital phase comparator (22) compares the phase of the corrected clock signal with a predetermined reference phase of the clock signal from which it is derived. When the phases of the clocks are aligned, the second comparator produces a reset signal which resets the digital selection circuit to a predetermined point in the delay signal sequence, thereby operating the variable digital delay to correct the clock signal to a phase corresponding to the predetermined reference phase. The use of digital circuitry to correct for drift between the two clock signals permits the invention to be fully embodied in integrated digital circuits. The elimination of requirement for any analog circuitry to correct for oscillator drift permits phase alignment at various points along the line of clock distribution in an integrated digital system. By use of the invention, phase alignment can be performed on-chip between discreet functions on a single integrated circuit, between separate integrated circuits, and between independently-operating digital systems.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_DE3889525TT2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>DE3889525TT2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_DE3889525TT23</originalsourceid><addsrcrecordid>eNrjZDCKKk_MSy_OPbykuDgzPVUhuDIvOaMoPy-zOLEkMz9Poao8NTO1SMEzt6A0pzgtPyc9NY-HgTUtMac4lRdKczMourmGOHvophbkx6cWFyQmp-allsS7uBpbWFiaGpmGhBgZE6MGAJ3fLio</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Zwangsmässige Synchronisation zweier Impulsfolgen</title><source>esp@cenet</source><creator>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US ; AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US ; LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US ; WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</creator><creatorcontrib>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US ; AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US ; LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US ; WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</creatorcontrib><description>An apparatus and method for digital correction of oscillator drift provides for phase alignment between two clock signals (10, 12) running at nearly the same frequency. Phase alignment is provided by fashioning a delay for one of the clock signals through selection of various lengths (40) of a variable delay path (20) formed from a series of logic circuits. Respective reference signals are derived from the two clocks to be phase-aligned, and the phases of the references are compared in a digital phase comparator (14). The product of phase comparison controls a digital delay selector (18) to generate a sequence of delay signals corresponding to a sequence of detected phase differences. The delay signal sequence controls the variable digital delay. The variable digital delay outputs a corrected clock signal whose phase is aligned with the phase of the other clock signal. The corrected clock signal is used to produce one reference signal, the other reference signal being derived directly from the other clock signal. A second digital phase comparator (22) compares the phase of the corrected clock signal with a predetermined reference phase of the clock signal from which it is derived. When the phases of the clocks are aligned, the second comparator produces a reset signal which resets the digital selection circuit to a predetermined point in the delay signal sequence, thereby operating the variable digital delay to correct the clock signal to a phase corresponding to the predetermined reference phase. The use of digital circuitry to correct for drift between the two clock signals permits the invention to be fully embodied in integrated digital circuits. The elimination of requirement for any analog circuitry to correct for oscillator drift permits phase alignment at various points along the line of clock distribution in an integrated digital system. By use of the invention, phase alignment can be performed on-chip between discreet functions on a single integrated circuit, between separate integrated circuits, and between independently-operating digital systems.</description><edition>5</edition><language>ger</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>1994</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19941110&amp;DB=EPODOC&amp;CC=DE&amp;NR=3889525T2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19941110&amp;DB=EPODOC&amp;CC=DE&amp;NR=3889525T2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US</creatorcontrib><creatorcontrib>AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US</creatorcontrib><creatorcontrib>LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US</creatorcontrib><creatorcontrib>WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</creatorcontrib><title>Zwangsmässige Synchronisation zweier Impulsfolgen</title><description>An apparatus and method for digital correction of oscillator drift provides for phase alignment between two clock signals (10, 12) running at nearly the same frequency. Phase alignment is provided by fashioning a delay for one of the clock signals through selection of various lengths (40) of a variable delay path (20) formed from a series of logic circuits. Respective reference signals are derived from the two clocks to be phase-aligned, and the phases of the references are compared in a digital phase comparator (14). The product of phase comparison controls a digital delay selector (18) to generate a sequence of delay signals corresponding to a sequence of detected phase differences. The delay signal sequence controls the variable digital delay. The variable digital delay outputs a corrected clock signal whose phase is aligned with the phase of the other clock signal. The corrected clock signal is used to produce one reference signal, the other reference signal being derived directly from the other clock signal. A second digital phase comparator (22) compares the phase of the corrected clock signal with a predetermined reference phase of the clock signal from which it is derived. When the phases of the clocks are aligned, the second comparator produces a reset signal which resets the digital selection circuit to a predetermined point in the delay signal sequence, thereby operating the variable digital delay to correct the clock signal to a phase corresponding to the predetermined reference phase. The use of digital circuitry to correct for drift between the two clock signals permits the invention to be fully embodied in integrated digital circuits. The elimination of requirement for any analog circuitry to correct for oscillator drift permits phase alignment at various points along the line of clock distribution in an integrated digital system. By use of the invention, phase alignment can be performed on-chip between discreet functions on a single integrated circuit, between separate integrated circuits, and between independently-operating digital systems.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1994</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDCKKk_MSy_OPbykuDgzPVUhuDIvOaMoPy-zOLEkMz9Poao8NTO1SMEzt6A0pzgtPyc9NY-HgTUtMac4lRdKczMourmGOHvophbkx6cWFyQmp-allsS7uBpbWFiaGpmGhBgZE6MGAJ3fLio</recordid><startdate>19941110</startdate><enddate>19941110</enddate><creator>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US</creator><creator>AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US</creator><creator>LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US</creator><creator>WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</creator><scope>EVB</scope></search><sort><creationdate>19941110</creationdate><title>Zwangsmässige Synchronisation zweier Impulsfolgen</title><author>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US ; AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US ; LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US ; WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_DE3889525TT23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ger</language><creationdate>1994</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US</creatorcontrib><creatorcontrib>AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US</creatorcontrib><creatorcontrib>LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US</creatorcontrib><creatorcontrib>WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CORCHERO, CHARLES ANTHONY, TUCSON ARIZONA 85715, US</au><au>AZEVEDO, MICHAEL JOSEPH, SAN JOSE CALIFORNIA 95123, US</au><au>LANG, DONALD JOHN, CUPERTINO CALIFORNIA 95014, US</au><au>WOODMAN, GILBERT ROUSE, JR., SAN JOSE CALIFORNIA 95124, US</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Zwangsmässige Synchronisation zweier Impulsfolgen</title><date>1994-11-10</date><risdate>1994</risdate><abstract>An apparatus and method for digital correction of oscillator drift provides for phase alignment between two clock signals (10, 12) running at nearly the same frequency. Phase alignment is provided by fashioning a delay for one of the clock signals through selection of various lengths (40) of a variable delay path (20) formed from a series of logic circuits. Respective reference signals are derived from the two clocks to be phase-aligned, and the phases of the references are compared in a digital phase comparator (14). The product of phase comparison controls a digital delay selector (18) to generate a sequence of delay signals corresponding to a sequence of detected phase differences. The delay signal sequence controls the variable digital delay. The variable digital delay outputs a corrected clock signal whose phase is aligned with the phase of the other clock signal. The corrected clock signal is used to produce one reference signal, the other reference signal being derived directly from the other clock signal. A second digital phase comparator (22) compares the phase of the corrected clock signal with a predetermined reference phase of the clock signal from which it is derived. When the phases of the clocks are aligned, the second comparator produces a reset signal which resets the digital selection circuit to a predetermined point in the delay signal sequence, thereby operating the variable digital delay to correct the clock signal to a phase corresponding to the predetermined reference phase. The use of digital circuitry to correct for drift between the two clock signals permits the invention to be fully embodied in integrated digital circuits. The elimination of requirement for any analog circuitry to correct for oscillator drift permits phase alignment at various points along the line of clock distribution in an integrated digital system. By use of the invention, phase alignment can be performed on-chip between discreet functions on a single integrated circuit, between separate integrated circuits, and between independently-operating digital systems.</abstract><edition>5</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ger
recordid cdi_epo_espacenet_DE3889525TT2
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
CALCULATING
COMPUTING
COUNTING
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Zwangsmässige Synchronisation zweier Impulsfolgen
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-21T03%3A56%3A07IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CORCHERO,%20CHARLES%20ANTHONY,%20TUCSON%20ARIZONA%2085715,%20US&rft.date=1994-11-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EDE3889525TT2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true