Retiming circuit for high speed data transmission - in which pulse edges are separated and recombined by flip=flop action to maintain transmission in giga-bit-per-second range

The object of the circuit is to provide a retiming system for data transmission in the GBit/sec range for non-return to zero (NRZ) signals. At lower frequencies, a D-type flip-flop is used for this purpose, but due to feedback delays this is limited to operation at about 600MHz. The circuit is in fa...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: ENNING,BERNHARD
Format: Patent
Sprache:eng ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ENNING,BERNHARD
description The object of the circuit is to provide a retiming system for data transmission in the GBit/sec range for non-return to zero (NRZ) signals. At lower frequencies, a D-type flip-flop is used for this purpose, but due to feedback delays this is limited to operation at about 600MHz. The circuit is in fact a reset-set flip-flop which has the attributes of a D-type flip-flop. The NRZ signal is sampled at its bit rate in a three transistor circuit (T1,T2,T3). The signal is applied to one base (1), the bit rate pulse to another (2) and a reference voltage to the third (T2). The result is a series of return to zero (RZ) pulses of one polarity which are then also inverted in a pnp-transistor cascade (T4,T5). Both polarities arrive at a summing junction (S) via time delays (t1,t2) and damping elements (D1,D2). The summed bipolar signal is applied to a Schmitt trigger circuit (T6,T7) acting as a differential amplifier with feedback, at whose output (3) the NRZ signal is replicated in cleaned up form. The feedback delay can be adjusted by a capacitor (C1). The choice of transistor type assists in preventing internal oscillations, and the almost complete absence of internal feedback loops allows operation at the required frequency.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_DE3028714A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>DE3028714A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_DE3028714A13</originalsourceid><addsrcrecordid>eNqNjcFKA0EQRPfiQdR_qB8YSIyglxxCEslZvIfe2d7Zht2eYbqD-FX5RSfgxZuHoiioenXfXT_YZRFNiFLjRRxjrpgkTbDCPGAgJ3gltUXMJCsCRPE1SZxQLrMxeEhsoMowLlTJ24x0QOWYl160xf4b4yxlO865gKLfOJ6xkKg3_T1oOUmi0IuHwjVY49xwpIkfu7uR2unTrz90eD9-7k-BSz6zFYqs7OfDcbN6fntdv-zWm39UfgDLWlnf</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Retiming circuit for high speed data transmission - in which pulse edges are separated and recombined by flip=flop action to maintain transmission in giga-bit-per-second range</title><source>esp@cenet</source><creator>ENNING,BERNHARD</creator><creatorcontrib>ENNING,BERNHARD</creatorcontrib><description>The object of the circuit is to provide a retiming system for data transmission in the GBit/sec range for non-return to zero (NRZ) signals. At lower frequencies, a D-type flip-flop is used for this purpose, but due to feedback delays this is limited to operation at about 600MHz. The circuit is in fact a reset-set flip-flop which has the attributes of a D-type flip-flop. The NRZ signal is sampled at its bit rate in a three transistor circuit (T1,T2,T3). The signal is applied to one base (1), the bit rate pulse to another (2) and a reference voltage to the third (T2). The result is a series of return to zero (RZ) pulses of one polarity which are then also inverted in a pnp-transistor cascade (T4,T5). Both polarities arrive at a summing junction (S) via time delays (t1,t2) and damping elements (D1,D2). The summed bipolar signal is applied to a Schmitt trigger circuit (T6,T7) acting as a differential amplifier with feedback, at whose output (3) the NRZ signal is replicated in cleaned up form. The feedback delay can be adjusted by a capacitor (C1). The choice of transistor type assists in preventing internal oscillations, and the almost complete absence of internal feedback loops allows operation at the required frequency.</description><language>eng ; ger</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>1982</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19820304&amp;DB=EPODOC&amp;CC=DE&amp;NR=3028714A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19820304&amp;DB=EPODOC&amp;CC=DE&amp;NR=3028714A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ENNING,BERNHARD</creatorcontrib><title>Retiming circuit for high speed data transmission - in which pulse edges are separated and recombined by flip=flop action to maintain transmission in giga-bit-per-second range</title><description>The object of the circuit is to provide a retiming system for data transmission in the GBit/sec range for non-return to zero (NRZ) signals. At lower frequencies, a D-type flip-flop is used for this purpose, but due to feedback delays this is limited to operation at about 600MHz. The circuit is in fact a reset-set flip-flop which has the attributes of a D-type flip-flop. The NRZ signal is sampled at its bit rate in a three transistor circuit (T1,T2,T3). The signal is applied to one base (1), the bit rate pulse to another (2) and a reference voltage to the third (T2). The result is a series of return to zero (RZ) pulses of one polarity which are then also inverted in a pnp-transistor cascade (T4,T5). Both polarities arrive at a summing junction (S) via time delays (t1,t2) and damping elements (D1,D2). The summed bipolar signal is applied to a Schmitt trigger circuit (T6,T7) acting as a differential amplifier with feedback, at whose output (3) the NRZ signal is replicated in cleaned up form. The feedback delay can be adjusted by a capacitor (C1). The choice of transistor type assists in preventing internal oscillations, and the almost complete absence of internal feedback loops allows operation at the required frequency.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1982</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjcFKA0EQRPfiQdR_qB8YSIyglxxCEslZvIfe2d7Zht2eYbqD-FX5RSfgxZuHoiioenXfXT_YZRFNiFLjRRxjrpgkTbDCPGAgJ3gltUXMJCsCRPE1SZxQLrMxeEhsoMowLlTJ24x0QOWYl160xf4b4yxlO865gKLfOJ6xkKg3_T1oOUmi0IuHwjVY49xwpIkfu7uR2unTrz90eD9-7k-BSz6zFYqs7OfDcbN6fntdv-zWm39UfgDLWlnf</recordid><startdate>19820304</startdate><enddate>19820304</enddate><creator>ENNING,BERNHARD</creator><scope>EVB</scope></search><sort><creationdate>19820304</creationdate><title>Retiming circuit for high speed data transmission - in which pulse edges are separated and recombined by flip=flop action to maintain transmission in giga-bit-per-second range</title><author>ENNING,BERNHARD</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_DE3028714A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; ger</language><creationdate>1982</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>ENNING,BERNHARD</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ENNING,BERNHARD</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Retiming circuit for high speed data transmission - in which pulse edges are separated and recombined by flip=flop action to maintain transmission in giga-bit-per-second range</title><date>1982-03-04</date><risdate>1982</risdate><abstract>The object of the circuit is to provide a retiming system for data transmission in the GBit/sec range for non-return to zero (NRZ) signals. At lower frequencies, a D-type flip-flop is used for this purpose, but due to feedback delays this is limited to operation at about 600MHz. The circuit is in fact a reset-set flip-flop which has the attributes of a D-type flip-flop. The NRZ signal is sampled at its bit rate in a three transistor circuit (T1,T2,T3). The signal is applied to one base (1), the bit rate pulse to another (2) and a reference voltage to the third (T2). The result is a series of return to zero (RZ) pulses of one polarity which are then also inverted in a pnp-transistor cascade (T4,T5). Both polarities arrive at a summing junction (S) via time delays (t1,t2) and damping elements (D1,D2). The summed bipolar signal is applied to a Schmitt trigger circuit (T6,T7) acting as a differential amplifier with feedback, at whose output (3) the NRZ signal is replicated in cleaned up form. The feedback delay can be adjusted by a capacitor (C1). The choice of transistor type assists in preventing internal oscillations, and the almost complete absence of internal feedback loops allows operation at the required frequency.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; ger
recordid cdi_epo_espacenet_DE3028714A1
source esp@cenet
subjects ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Retiming circuit for high speed data transmission - in which pulse edges are separated and recombined by flip=flop action to maintain transmission in giga-bit-per-second range
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T13%3A03%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ENNING,BERNHARD&rft.date=1982-03-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EDE3028714A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true