Distributed system-level cache

The invention relates to a distributed system level cache. A processor and a method of obtaining data for a processor are provided. The processor includes at least a first core, a second core, and a distributed cache. The distributed cache includes a first cache slice connected to the first core and...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LANDES, MAX, GOUDIE ANDREW, KIM INSU, LEAVESLEY MICHAEL JAMES
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LANDES, MAX
GOUDIE ANDREW
KIM INSU
LEAVESLEY MICHAEL JAMES
description The invention relates to a distributed system level cache. A processor and a method of obtaining data for a processor are provided. The processor includes at least a first core, a second core, and a distributed cache. The distributed cache includes a first cache slice connected to the first core and a second cache slice connected to the second core and the first cache slice. The first cache slice is configured to receive a memory access request from the first core and forward the memory access request to the second cache slice. 本发明涉及分布式系统级高速缓存。提供了一种处理器和一种为处理器获得数据的方法。所述处理器包括至少第一核、第二核和分布式高速缓存。所述分布式高速缓存包括连接到所述第一核的第一高速缓存切片以及连接到所述第二核和所述第一高速缓存切片的第二高速缓存切片。所述第一高速缓存切片被配置成从所述第一核接收存储器访问请求,并将所述存储器访问请求转发到所述第二高速缓存切片。
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN117788267A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN117788267A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN117788267A3</originalsourceid><addsrcrecordid>eNrjZJBzySwuKcpMKi1JTVEoriwuSc3VzUktS81RSE5MzkjlYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxzn6GhubmFhZGZuaOxsSoAQAPiCTE</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Distributed system-level cache</title><source>esp@cenet</source><creator>LANDES, MAX ; GOUDIE ANDREW ; KIM INSU ; LEAVESLEY MICHAEL JAMES</creator><creatorcontrib>LANDES, MAX ; GOUDIE ANDREW ; KIM INSU ; LEAVESLEY MICHAEL JAMES</creatorcontrib><description>The invention relates to a distributed system level cache. A processor and a method of obtaining data for a processor are provided. The processor includes at least a first core, a second core, and a distributed cache. The distributed cache includes a first cache slice connected to the first core and a second cache slice connected to the second core and the first cache slice. The first cache slice is configured to receive a memory access request from the first core and forward the memory access request to the second cache slice. 本发明涉及分布式系统级高速缓存。提供了一种处理器和一种为处理器获得数据的方法。所述处理器包括至少第一核、第二核和分布式高速缓存。所述分布式高速缓存包括连接到所述第一核的第一高速缓存切片以及连接到所述第二核和所述第一高速缓存切片的第二高速缓存切片。所述第一高速缓存切片被配置成从所述第一核接收存储器访问请求,并将所述存储器访问请求转发到所述第二高速缓存切片。</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; IMAGE DATA PROCESSING OR GENERATION, IN GENERAL ; PHYSICS</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240329&amp;DB=EPODOC&amp;CC=CN&amp;NR=117788267A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25569,76552</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240329&amp;DB=EPODOC&amp;CC=CN&amp;NR=117788267A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LANDES, MAX</creatorcontrib><creatorcontrib>GOUDIE ANDREW</creatorcontrib><creatorcontrib>KIM INSU</creatorcontrib><creatorcontrib>LEAVESLEY MICHAEL JAMES</creatorcontrib><title>Distributed system-level cache</title><description>The invention relates to a distributed system level cache. A processor and a method of obtaining data for a processor are provided. The processor includes at least a first core, a second core, and a distributed cache. The distributed cache includes a first cache slice connected to the first core and a second cache slice connected to the second core and the first cache slice. The first cache slice is configured to receive a memory access request from the first core and forward the memory access request to the second cache slice. 本发明涉及分布式系统级高速缓存。提供了一种处理器和一种为处理器获得数据的方法。所述处理器包括至少第一核、第二核和分布式高速缓存。所述分布式高速缓存包括连接到所述第一核的第一高速缓存切片以及连接到所述第二核和所述第一高速缓存切片的第二高速缓存切片。所述第一高速缓存切片被配置成从所述第一核接收存储器访问请求,并将所述存储器访问请求转发到所述第二高速缓存切片。</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>IMAGE DATA PROCESSING OR GENERATION, IN GENERAL</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZJBzySwuKcpMKi1JTVEoriwuSc3VzUktS81RSE5MzkjlYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxzn6GhubmFhZGZuaOxsSoAQAPiCTE</recordid><startdate>20240329</startdate><enddate>20240329</enddate><creator>LANDES, MAX</creator><creator>GOUDIE ANDREW</creator><creator>KIM INSU</creator><creator>LEAVESLEY MICHAEL JAMES</creator><scope>EVB</scope></search><sort><creationdate>20240329</creationdate><title>Distributed system-level cache</title><author>LANDES, MAX ; GOUDIE ANDREW ; KIM INSU ; LEAVESLEY MICHAEL JAMES</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN117788267A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2024</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>IMAGE DATA PROCESSING OR GENERATION, IN GENERAL</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>LANDES, MAX</creatorcontrib><creatorcontrib>GOUDIE ANDREW</creatorcontrib><creatorcontrib>KIM INSU</creatorcontrib><creatorcontrib>LEAVESLEY MICHAEL JAMES</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LANDES, MAX</au><au>GOUDIE ANDREW</au><au>KIM INSU</au><au>LEAVESLEY MICHAEL JAMES</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Distributed system-level cache</title><date>2024-03-29</date><risdate>2024</risdate><abstract>The invention relates to a distributed system level cache. A processor and a method of obtaining data for a processor are provided. The processor includes at least a first core, a second core, and a distributed cache. The distributed cache includes a first cache slice connected to the first core and a second cache slice connected to the second core and the first cache slice. The first cache slice is configured to receive a memory access request from the first core and forward the memory access request to the second cache slice. 本发明涉及分布式系统级高速缓存。提供了一种处理器和一种为处理器获得数据的方法。所述处理器包括至少第一核、第二核和分布式高速缓存。所述分布式高速缓存包括连接到所述第一核的第一高速缓存切片以及连接到所述第二核和所述第一高速缓存切片的第二高速缓存切片。所述第一高速缓存切片被配置成从所述第一核接收存储器访问请求,并将所述存储器访问请求转发到所述第二高速缓存切片。</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN117788267A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
PHYSICS
title Distributed system-level cache
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-13T20%3A13%3A23IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LANDES,%20MAX&rft.date=2024-03-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN117788267A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true