Chip hardware synthesis method based on multi-layer intermediate representation
The invention discloses a chip hardware synthesis method based on multi-layer intermediate representation, and the method comprises the steps: designing a multi-stage intermediate representation system Hector which employs intermediate representation IR of a high stage and a low stage, and the inter...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | XU RUIFAN LIANG YUN XIAO YOUWEI LUO JIN |
description | The invention discloses a chip hardware synthesis method based on multi-layer intermediate representation, and the method comprises the steps: designing a multi-stage intermediate representation system Hector which employs intermediate representation IR of a high stage and a low stage, and the intermediate representation IR is a topological representation ToR IR and a hybrid elastic module HEC IR; the middle of the high layer of the Hector represents a ToR IR design time graph for representing operation scheduling; the time diagram is a state transition diagram which retains high-level control logic; the scheduling comprises static operation controlled by a state machine, assembly line operation and dynamic operation based on handshake signal control dependence; the middle of the bottom layer of the Hector represents HEC IR to carry out explicit instantiation on a hardware module, and operation is allocated to a specific calculation unit; the method comprises the following steps of: generating a synthesizable |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN117725862A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN117725862A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN117725862A3</originalsourceid><addsrcrecordid>eNqNyrEKwjAQBuAsDqK-w_kAHVrRdpWgOOniXk7zSwJpEnIn0rd38QGcvuVbmpv1oZDn6j5cQTIn9ZAgNEF9dvRggaOcaHpHDU3kGZVCUtQJLrCCKkqFIClryGltFi-Ogs3PldmeT3d7aVDyCCn8RIKO9tq2fd_th0N33P1zvqjHN8A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Chip hardware synthesis method based on multi-layer intermediate representation</title><source>esp@cenet</source><creator>XU RUIFAN ; LIANG YUN ; XIAO YOUWEI ; LUO JIN</creator><creatorcontrib>XU RUIFAN ; LIANG YUN ; XIAO YOUWEI ; LUO JIN</creatorcontrib><description>The invention discloses a chip hardware synthesis method based on multi-layer intermediate representation, and the method comprises the steps: designing a multi-stage intermediate representation system Hector which employs intermediate representation IR of a high stage and a low stage, and the intermediate representation IR is a topological representation ToR IR and a hybrid elastic module HEC IR; the middle of the high layer of the Hector represents a ToR IR design time graph for representing operation scheduling; the time diagram is a state transition diagram which retains high-level control logic; the scheduling comprises static operation controlled by a state machine, assembly line operation and dynamic operation based on handshake signal control dependence; the middle of the bottom layer of the Hector represents HEC IR to carry out explicit instantiation on a hardware module, and operation is allocated to a specific calculation unit; the method comprises the following steps of: generating a synthesizable</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240319&DB=EPODOC&CC=CN&NR=117725862A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240319&DB=EPODOC&CC=CN&NR=117725862A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>XU RUIFAN</creatorcontrib><creatorcontrib>LIANG YUN</creatorcontrib><creatorcontrib>XIAO YOUWEI</creatorcontrib><creatorcontrib>LUO JIN</creatorcontrib><title>Chip hardware synthesis method based on multi-layer intermediate representation</title><description>The invention discloses a chip hardware synthesis method based on multi-layer intermediate representation, and the method comprises the steps: designing a multi-stage intermediate representation system Hector which employs intermediate representation IR of a high stage and a low stage, and the intermediate representation IR is a topological representation ToR IR and a hybrid elastic module HEC IR; the middle of the high layer of the Hector represents a ToR IR design time graph for representing operation scheduling; the time diagram is a state transition diagram which retains high-level control logic; the scheduling comprises static operation controlled by a state machine, assembly line operation and dynamic operation based on handshake signal control dependence; the middle of the bottom layer of the Hector represents HEC IR to carry out explicit instantiation on a hardware module, and operation is allocated to a specific calculation unit; the method comprises the following steps of: generating a synthesizable</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwjAQBuAsDqK-w_kAHVrRdpWgOOniXk7zSwJpEnIn0rd38QGcvuVbmpv1oZDn6j5cQTIn9ZAgNEF9dvRggaOcaHpHDU3kGZVCUtQJLrCCKkqFIClryGltFi-Ogs3PldmeT3d7aVDyCCn8RIKO9tq2fd_th0N33P1zvqjHN8A</recordid><startdate>20240319</startdate><enddate>20240319</enddate><creator>XU RUIFAN</creator><creator>LIANG YUN</creator><creator>XIAO YOUWEI</creator><creator>LUO JIN</creator><scope>EVB</scope></search><sort><creationdate>20240319</creationdate><title>Chip hardware synthesis method based on multi-layer intermediate representation</title><author>XU RUIFAN ; LIANG YUN ; XIAO YOUWEI ; LUO JIN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN117725862A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2024</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>XU RUIFAN</creatorcontrib><creatorcontrib>LIANG YUN</creatorcontrib><creatorcontrib>XIAO YOUWEI</creatorcontrib><creatorcontrib>LUO JIN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>XU RUIFAN</au><au>LIANG YUN</au><au>XIAO YOUWEI</au><au>LUO JIN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Chip hardware synthesis method based on multi-layer intermediate representation</title><date>2024-03-19</date><risdate>2024</risdate><abstract>The invention discloses a chip hardware synthesis method based on multi-layer intermediate representation, and the method comprises the steps: designing a multi-stage intermediate representation system Hector which employs intermediate representation IR of a high stage and a low stage, and the intermediate representation IR is a topological representation ToR IR and a hybrid elastic module HEC IR; the middle of the high layer of the Hector represents a ToR IR design time graph for representing operation scheduling; the time diagram is a state transition diagram which retains high-level control logic; the scheduling comprises static operation controlled by a state machine, assembly line operation and dynamic operation based on handshake signal control dependence; the middle of the bottom layer of the Hector represents HEC IR to carry out explicit instantiation on a hardware module, and operation is allocated to a specific calculation unit; the method comprises the following steps of: generating a synthesizable</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN117725862A |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | Chip hardware synthesis method based on multi-layer intermediate representation |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-11T05%3A37%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=XU%20RUIFAN&rft.date=2024-03-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN117725862A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |