Reducing latency of syndrome-based quasi-cyclic decoder
The disclosure relates to devices, systems and methods for reducing the latency of a syndrome-based quasi-cyclic decoder and the latency of a quasi-cyclic linear code decoder. An example method includes receiving a noisy codeword, the codeword having been generated from a quasi-cyclic linear code an...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | LYU XUANXUAN CHEN JIANQING ASADI MEYSAM ZHANG FAN |
description | The disclosure relates to devices, systems and methods for reducing the latency of a syndrome-based quasi-cyclic decoder and the latency of a quasi-cyclic linear code decoder. An example method includes receiving a noisy codeword, the codeword having been generated from a quasi-cyclic linear code and provided to a communication channel prior to reception by the decoder; computing a syndrome basedon the noisy codeword; generating a plurality of memory cell addresses, a first memory cell address being a function of the syndrome and subsequent memory cell addresses being within a predetermined address range of the function of the syndrome; reading, in a parallel manner to reduce the latency of the decoder, a plurality of error patterns from the plurality of memory cell addresses and computing a checksum for each of the plurality of error patterns; and determining, based on the checksum for each of the plurality of error patterns, a candidate version of the transmitted codeword.
本公开涉及减少基于校验子的准循环解码器的延迟以及减少准循环线性码解码 |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN112530506A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN112530506A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN112530506A3</originalsourceid><addsrcrecordid>eNrjZDAPSk0pTc7MS1fISSxJzUuuVMhPUyiuzEspys9N1U1KLE5NUSgsTSzO1E2uTM7JTFZISU3OT0kt4mFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8c5-hoZGpsYGpgZmjsbEqAEA1Egt3A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Reducing latency of syndrome-based quasi-cyclic decoder</title><source>esp@cenet</source><creator>LYU XUANXUAN ; CHEN JIANQING ; ASADI MEYSAM ; ZHANG FAN</creator><creatorcontrib>LYU XUANXUAN ; CHEN JIANQING ; ASADI MEYSAM ; ZHANG FAN</creatorcontrib><description>The disclosure relates to devices, systems and methods for reducing the latency of a syndrome-based quasi-cyclic decoder and the latency of a quasi-cyclic linear code decoder. An example method includes receiving a noisy codeword, the codeword having been generated from a quasi-cyclic linear code and provided to a communication channel prior to reception by the decoder; computing a syndrome basedon the noisy codeword; generating a plurality of memory cell addresses, a first memory cell address being a function of the syndrome and subsequent memory cell addresses being within a predetermined address range of the function of the syndrome; reading, in a parallel manner to reduce the latency of the decoder, a plurality of error patterns from the plurality of memory cell addresses and computing a checksum for each of the plurality of error patterns; and determining, based on the checksum for each of the plurality of error patterns, a candidate version of the transmitted codeword.
本公开涉及减少基于校验子的准循环解码器的延迟以及减少准循环线性码解码</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210319&DB=EPODOC&CC=CN&NR=112530506A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210319&DB=EPODOC&CC=CN&NR=112530506A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LYU XUANXUAN</creatorcontrib><creatorcontrib>CHEN JIANQING</creatorcontrib><creatorcontrib>ASADI MEYSAM</creatorcontrib><creatorcontrib>ZHANG FAN</creatorcontrib><title>Reducing latency of syndrome-based quasi-cyclic decoder</title><description>The disclosure relates to devices, systems and methods for reducing the latency of a syndrome-based quasi-cyclic decoder and the latency of a quasi-cyclic linear code decoder. An example method includes receiving a noisy codeword, the codeword having been generated from a quasi-cyclic linear code and provided to a communication channel prior to reception by the decoder; computing a syndrome basedon the noisy codeword; generating a plurality of memory cell addresses, a first memory cell address being a function of the syndrome and subsequent memory cell addresses being within a predetermined address range of the function of the syndrome; reading, in a parallel manner to reduce the latency of the decoder, a plurality of error patterns from the plurality of memory cell addresses and computing a checksum for each of the plurality of error patterns; and determining, based on the checksum for each of the plurality of error patterns, a candidate version of the transmitted codeword.
本公开涉及减少基于校验子的准循环解码器的延迟以及减少准循环线性码解码</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAPSk0pTc7MS1fISSxJzUuuVMhPUyiuzEspys9N1U1KLE5NUSgsTSzO1E2uTM7JTFZISU3OT0kt4mFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8c5-hoZGpsYGpgZmjsbEqAEA1Egt3A</recordid><startdate>20210319</startdate><enddate>20210319</enddate><creator>LYU XUANXUAN</creator><creator>CHEN JIANQING</creator><creator>ASADI MEYSAM</creator><creator>ZHANG FAN</creator><scope>EVB</scope></search><sort><creationdate>20210319</creationdate><title>Reducing latency of syndrome-based quasi-cyclic decoder</title><author>LYU XUANXUAN ; CHEN JIANQING ; ASADI MEYSAM ; ZHANG FAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN112530506A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>LYU XUANXUAN</creatorcontrib><creatorcontrib>CHEN JIANQING</creatorcontrib><creatorcontrib>ASADI MEYSAM</creatorcontrib><creatorcontrib>ZHANG FAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LYU XUANXUAN</au><au>CHEN JIANQING</au><au>ASADI MEYSAM</au><au>ZHANG FAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Reducing latency of syndrome-based quasi-cyclic decoder</title><date>2021-03-19</date><risdate>2021</risdate><abstract>The disclosure relates to devices, systems and methods for reducing the latency of a syndrome-based quasi-cyclic decoder and the latency of a quasi-cyclic linear code decoder. An example method includes receiving a noisy codeword, the codeword having been generated from a quasi-cyclic linear code and provided to a communication channel prior to reception by the decoder; computing a syndrome basedon the noisy codeword; generating a plurality of memory cell addresses, a first memory cell address being a function of the syndrome and subsequent memory cell addresses being within a predetermined address range of the function of the syndrome; reading, in a parallel manner to reduce the latency of the decoder, a plurality of error patterns from the plurality of memory cell addresses and computing a checksum for each of the plurality of error patterns; and determining, based on the checksum for each of the plurality of error patterns, a candidate version of the transmitted codeword.
本公开涉及减少基于校验子的准循环解码器的延迟以及减少准循环线性码解码</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN112530506A |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Reducing latency of syndrome-based quasi-cyclic decoder |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T14%3A45%3A57IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LYU%20XUANXUAN&rft.date=2021-03-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN112530506A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |