BIST and ECC combined memory detection method in system chip

The invention discloses a BIST and ECC combined memory detection method in a system chip, and belongs to the field of built-in self-test of memories. A BIST module, an ECC module and a memory are included, the method specifically comprises the following steps that when an ECC module detects that dat...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: YU MIN, HUANG KAI, ZHENG CHANGLI, XIU SIWEN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator YU MIN
HUANG KAI
ZHENG CHANGLI
XIU SIWEN
description The invention discloses a BIST and ECC combined memory detection method in a system chip, and belongs to the field of built-in self-test of memories. A BIST module, an ECC module and a memory are included, the method specifically comprises the following steps that when an ECC module detects that data written into a read-out memory is inconsistent with data written into the read-out memory and only one bit of error data exists, an ECC correction algorithm is called to correct the one bit of error, then the data is returned to the BIST module, and the BIST module gives a correct result; when the ECC module does not detect an error, a result signal at the BIST can give a correct result; if two or more bits of errors exist, the ECC is not corrected, when the errors are returned to the BIST, wrong data can be detected, and the BIST can give an error result feedback. According to the invention, the detected yield of the memory is improved, and the memory is still considered to be correct when one bit error occurs i
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN110289040A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN110289040A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN110289040A3</originalsourceid><addsrcrecordid>eNrjZLBx8gwOUUjMS1FwdXZWSM7PTcrMS01RyE3NzS-qVEhJLUlNLsnMzwMKlGTkpyhk5ikUVxaXpOYqJGdkFvAwsKYl5hSn8kJpbgZFN9cQZw_d1IL8-NTigsTk1LzUknhnP0NDAyMLSwMTA0djYtQAAEbQLp8</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>BIST and ECC combined memory detection method in system chip</title><source>esp@cenet</source><creator>YU MIN ; HUANG KAI ; ZHENG CHANGLI ; XIU SIWEN</creator><creatorcontrib>YU MIN ; HUANG KAI ; ZHENG CHANGLI ; XIU SIWEN</creatorcontrib><description>The invention discloses a BIST and ECC combined memory detection method in a system chip, and belongs to the field of built-in self-test of memories. A BIST module, an ECC module and a memory are included, the method specifically comprises the following steps that when an ECC module detects that data written into a read-out memory is inconsistent with data written into the read-out memory and only one bit of error data exists, an ECC correction algorithm is called to correct the one bit of error, then the data is returned to the BIST module, and the BIST module gives a correct result; when the ECC module does not detect an error, a result signal at the BIST can give a correct result; if two or more bits of errors exist, the ECC is not corrected, when the errors are returned to the BIST, wrong data can be detected, and the BIST can give an error result feedback. According to the invention, the detected yield of the memory is improved, and the memory is still considered to be correct when one bit error occurs i</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2019</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20190927&amp;DB=EPODOC&amp;CC=CN&amp;NR=110289040A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20190927&amp;DB=EPODOC&amp;CC=CN&amp;NR=110289040A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YU MIN</creatorcontrib><creatorcontrib>HUANG KAI</creatorcontrib><creatorcontrib>ZHENG CHANGLI</creatorcontrib><creatorcontrib>XIU SIWEN</creatorcontrib><title>BIST and ECC combined memory detection method in system chip</title><description>The invention discloses a BIST and ECC combined memory detection method in a system chip, and belongs to the field of built-in self-test of memories. A BIST module, an ECC module and a memory are included, the method specifically comprises the following steps that when an ECC module detects that data written into a read-out memory is inconsistent with data written into the read-out memory and only one bit of error data exists, an ECC correction algorithm is called to correct the one bit of error, then the data is returned to the BIST module, and the BIST module gives a correct result; when the ECC module does not detect an error, a result signal at the BIST can give a correct result; if two or more bits of errors exist, the ECC is not corrected, when the errors are returned to the BIST, wrong data can be detected, and the BIST can give an error result feedback. According to the invention, the detected yield of the memory is improved, and the memory is still considered to be correct when one bit error occurs i</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2019</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLBx8gwOUUjMS1FwdXZWSM7PTcrMS01RyE3NzS-qVEhJLUlNLsnMzwMKlGTkpyhk5ikUVxaXpOYqJGdkFvAwsKYl5hSn8kJpbgZFN9cQZw_d1IL8-NTigsTk1LzUknhnP0NDAyMLSwMTA0djYtQAAEbQLp8</recordid><startdate>20190927</startdate><enddate>20190927</enddate><creator>YU MIN</creator><creator>HUANG KAI</creator><creator>ZHENG CHANGLI</creator><creator>XIU SIWEN</creator><scope>EVB</scope></search><sort><creationdate>20190927</creationdate><title>BIST and ECC combined memory detection method in system chip</title><author>YU MIN ; HUANG KAI ; ZHENG CHANGLI ; XIU SIWEN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN110289040A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2019</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>YU MIN</creatorcontrib><creatorcontrib>HUANG KAI</creatorcontrib><creatorcontrib>ZHENG CHANGLI</creatorcontrib><creatorcontrib>XIU SIWEN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YU MIN</au><au>HUANG KAI</au><au>ZHENG CHANGLI</au><au>XIU SIWEN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>BIST and ECC combined memory detection method in system chip</title><date>2019-09-27</date><risdate>2019</risdate><abstract>The invention discloses a BIST and ECC combined memory detection method in a system chip, and belongs to the field of built-in self-test of memories. A BIST module, an ECC module and a memory are included, the method specifically comprises the following steps that when an ECC module detects that data written into a read-out memory is inconsistent with data written into the read-out memory and only one bit of error data exists, an ECC correction algorithm is called to correct the one bit of error, then the data is returned to the BIST module, and the BIST module gives a correct result; when the ECC module does not detect an error, a result signal at the BIST can give a correct result; if two or more bits of errors exist, the ECC is not corrected, when the errors are returned to the BIST, wrong data can be detected, and the BIST can give an error result feedback. According to the invention, the detected yield of the memory is improved, and the memory is still considered to be correct when one bit error occurs i</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN110289040A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title BIST and ECC combined memory detection method in system chip
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T06%3A40%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YU%20MIN&rft.date=2019-09-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN110289040A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true