Built-in self-test structure of on-chip embedded Flash
The invention provides a built-in self-test structure of an on-chip embedded Flash. The structure comprises a custom control module, an FBIST controller, an ERASE module and a BYPASS module. After being enabled, the FBIST controller initiates operation; according to mutual matching between an intern...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SHEN LAMIN LI JUNLING YAN WEI |
description | The invention provides a built-in self-test structure of an on-chip embedded Flash. The structure comprises a custom control module, an FBIST controller, an ERASE module and a BYPASS module. After being enabled, the FBIST controller initiates operation; according to mutual matching between an internal controller state machine and the custom control module and between the internal controller state machine and the ERASE module, address and reading/writing sequence operation and erasure switching are realized; a readout result and an on-chip comparator are subjected to test result comparison; a result representation signal is output; when a test is ended, a test completion mark jumps; internal access of the FLASH and test result comparison are realized; only a test starting signal and a controller clock signal are required externally; after the test is ended, a test result is represented with a test completion flag bit and a test failure flag bit; a failure address, an algorithm execution state, a reading/writin |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN107301880A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN107301880A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN107301880A3</originalsourceid><addsrcrecordid>eNrjZDBzKs3MKdHNzFMoTs1J0y1JLS5RKC4pKk0uKS1KVchPU8jP003OyCxQSM1NSk1JSU1RcMtJLM7gYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxzn6GBubGBoYWFgaOxsSoAQBkfCz8</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Built-in self-test structure of on-chip embedded Flash</title><source>esp@cenet</source><creator>SHEN LAMIN ; LI JUNLING ; YAN WEI</creator><creatorcontrib>SHEN LAMIN ; LI JUNLING ; YAN WEI</creatorcontrib><description>The invention provides a built-in self-test structure of an on-chip embedded Flash. The structure comprises a custom control module, an FBIST controller, an ERASE module and a BYPASS module. After being enabled, the FBIST controller initiates operation; according to mutual matching between an internal controller state machine and the custom control module and between the internal controller state machine and the ERASE module, address and reading/writing sequence operation and erasure switching are realized; a readout result and an on-chip comparator are subjected to test result comparison; a result representation signal is output; when a test is ended, a test completion mark jumps; internal access of the FLASH and test result comparison are realized; only a test starting signal and a controller clock signal are required externally; after the test is ended, a test result is represented with a test completion flag bit and a test failure flag bit; a failure address, an algorithm execution state, a reading/writin</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171027&DB=EPODOC&CC=CN&NR=107301880A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171027&DB=EPODOC&CC=CN&NR=107301880A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SHEN LAMIN</creatorcontrib><creatorcontrib>LI JUNLING</creatorcontrib><creatorcontrib>YAN WEI</creatorcontrib><title>Built-in self-test structure of on-chip embedded Flash</title><description>The invention provides a built-in self-test structure of an on-chip embedded Flash. The structure comprises a custom control module, an FBIST controller, an ERASE module and a BYPASS module. After being enabled, the FBIST controller initiates operation; according to mutual matching between an internal controller state machine and the custom control module and between the internal controller state machine and the ERASE module, address and reading/writing sequence operation and erasure switching are realized; a readout result and an on-chip comparator are subjected to test result comparison; a result representation signal is output; when a test is ended, a test completion mark jumps; internal access of the FLASH and test result comparison are realized; only a test starting signal and a controller clock signal are required externally; after the test is ended, a test result is represented with a test completion flag bit and a test failure flag bit; a failure address, an algorithm execution state, a reading/writin</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDBzKs3MKdHNzFMoTs1J0y1JLS5RKC4pKk0uKS1KVchPU8jP003OyCxQSM1NSk1JSU1RcMtJLM7gYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxzn6GBubGBoYWFgaOxsSoAQBkfCz8</recordid><startdate>20171027</startdate><enddate>20171027</enddate><creator>SHEN LAMIN</creator><creator>LI JUNLING</creator><creator>YAN WEI</creator><scope>EVB</scope></search><sort><creationdate>20171027</creationdate><title>Built-in self-test structure of on-chip embedded Flash</title><author>SHEN LAMIN ; LI JUNLING ; YAN WEI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN107301880A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2017</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>SHEN LAMIN</creatorcontrib><creatorcontrib>LI JUNLING</creatorcontrib><creatorcontrib>YAN WEI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SHEN LAMIN</au><au>LI JUNLING</au><au>YAN WEI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Built-in self-test structure of on-chip embedded Flash</title><date>2017-10-27</date><risdate>2017</risdate><abstract>The invention provides a built-in self-test structure of an on-chip embedded Flash. The structure comprises a custom control module, an FBIST controller, an ERASE module and a BYPASS module. After being enabled, the FBIST controller initiates operation; according to mutual matching between an internal controller state machine and the custom control module and between the internal controller state machine and the ERASE module, address and reading/writing sequence operation and erasure switching are realized; a readout result and an on-chip comparator are subjected to test result comparison; a result representation signal is output; when a test is ended, a test completion mark jumps; internal access of the FLASH and test result comparison are realized; only a test starting signal and a controller clock signal are required externally; after the test is ended, a test result is represented with a test completion flag bit and a test failure flag bit; a failure address, an algorithm execution state, a reading/writin</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_CN107301880A |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Built-in self-test structure of on-chip embedded Flash |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-24T14%3A41%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SHEN%20LAMIN&rft.date=2017-10-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN107301880A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |