Integrated circuit floorplan for compact clock distribution

The invention discloses an integrated circuit floorplan for compact clock distribution. An integrated circuit includes core logic and a plurality of interface blocks disposed about a periphery of the core logic. A plurality of input or output (I/O) circuits is assigned to one of the plurality of int...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KIM ROBERT WON CHOL, SRINIVAS VAISHNAV, CLOVIS PHILIP MICHAEL, WEST DAVID IAN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIM ROBERT WON CHOL
SRINIVAS VAISHNAV
CLOVIS PHILIP MICHAEL
WEST DAVID IAN
description The invention discloses an integrated circuit floorplan for compact clock distribution. An integrated circuit includes core logic and a plurality of interface blocks disposed about a periphery of the core logic. A plurality of input or output (I/O) circuits is assigned to one of the plurality of interface blocks. The I/O circuits include external I/O circuits coupled to a device other than the integrated circuit and internal I/O circuits coupled to the integrated circuit. Each interface block includes a first plurality of I/O circuits disposed on a first side of the interface block and a second plurality of I/O circuits disposed on a second side of the interface block. Each interface block also includes interface logic for the interface block between the first plurality of I/O circuits and the second plurality of I/O circuits, and a logic hub that includes a clock distribution of minimal length that drives launch logic and capture logic to form the I/O circuits of the interface block.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN105074704A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN105074704A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN105074704A3</originalsourceid><addsrcrecordid>eNrjZLD2zCtJTS9KLElNUUjOLEouzSxRSMvJzy8qyEnMU0jLL1JIzs8tSEwuUUjOyU_OVkjJLC4pykwqLcnMz-NhYE1LzClO5YXS3AyKbq4hzh66qQX58anFQF2peakl8c5-hgamBuYm5gYmjsbEqAEA8LEv-w</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated circuit floorplan for compact clock distribution</title><source>esp@cenet</source><creator>KIM ROBERT WON CHOL ; SRINIVAS VAISHNAV ; CLOVIS PHILIP MICHAEL ; WEST DAVID IAN</creator><creatorcontrib>KIM ROBERT WON CHOL ; SRINIVAS VAISHNAV ; CLOVIS PHILIP MICHAEL ; WEST DAVID IAN</creatorcontrib><description>The invention discloses an integrated circuit floorplan for compact clock distribution. An integrated circuit includes core logic and a plurality of interface blocks disposed about a periphery of the core logic. A plurality of input or output (I/O) circuits is assigned to one of the plurality of interface blocks. The I/O circuits include external I/O circuits coupled to a device other than the integrated circuit and internal I/O circuits coupled to the integrated circuit. Each interface block includes a first plurality of I/O circuits disposed on a first side of the interface block and a second plurality of I/O circuits disposed on a second side of the interface block. Each interface block also includes interface logic for the interface block between the first plurality of I/O circuits and the second plurality of I/O circuits, and a logic hub that includes a clock distribution of minimal length that drives launch logic and capture logic to form the I/O circuits of the interface block.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151118&amp;DB=EPODOC&amp;CC=CN&amp;NR=105074704A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151118&amp;DB=EPODOC&amp;CC=CN&amp;NR=105074704A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIM ROBERT WON CHOL</creatorcontrib><creatorcontrib>SRINIVAS VAISHNAV</creatorcontrib><creatorcontrib>CLOVIS PHILIP MICHAEL</creatorcontrib><creatorcontrib>WEST DAVID IAN</creatorcontrib><title>Integrated circuit floorplan for compact clock distribution</title><description>The invention discloses an integrated circuit floorplan for compact clock distribution. An integrated circuit includes core logic and a plurality of interface blocks disposed about a periphery of the core logic. A plurality of input or output (I/O) circuits is assigned to one of the plurality of interface blocks. The I/O circuits include external I/O circuits coupled to a device other than the integrated circuit and internal I/O circuits coupled to the integrated circuit. Each interface block includes a first plurality of I/O circuits disposed on a first side of the interface block and a second plurality of I/O circuits disposed on a second side of the interface block. Each interface block also includes interface logic for the interface block between the first plurality of I/O circuits and the second plurality of I/O circuits, and a logic hub that includes a clock distribution of minimal length that drives launch logic and capture logic to form the I/O circuits of the interface block.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLD2zCtJTS9KLElNUUjOLEouzSxRSMvJzy8qyEnMU0jLL1JIzs8tSEwuUUjOyU_OVkjJLC4pykwqLcnMz-NhYE1LzClO5YXS3AyKbq4hzh66qQX58anFQF2peakl8c5-hgamBuYm5gYmjsbEqAEA8LEv-w</recordid><startdate>20151118</startdate><enddate>20151118</enddate><creator>KIM ROBERT WON CHOL</creator><creator>SRINIVAS VAISHNAV</creator><creator>CLOVIS PHILIP MICHAEL</creator><creator>WEST DAVID IAN</creator><scope>EVB</scope></search><sort><creationdate>20151118</creationdate><title>Integrated circuit floorplan for compact clock distribution</title><author>KIM ROBERT WON CHOL ; SRINIVAS VAISHNAV ; CLOVIS PHILIP MICHAEL ; WEST DAVID IAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN105074704A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>KIM ROBERT WON CHOL</creatorcontrib><creatorcontrib>SRINIVAS VAISHNAV</creatorcontrib><creatorcontrib>CLOVIS PHILIP MICHAEL</creatorcontrib><creatorcontrib>WEST DAVID IAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIM ROBERT WON CHOL</au><au>SRINIVAS VAISHNAV</au><au>CLOVIS PHILIP MICHAEL</au><au>WEST DAVID IAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated circuit floorplan for compact clock distribution</title><date>2015-11-18</date><risdate>2015</risdate><abstract>The invention discloses an integrated circuit floorplan for compact clock distribution. An integrated circuit includes core logic and a plurality of interface blocks disposed about a periphery of the core logic. A plurality of input or output (I/O) circuits is assigned to one of the plurality of interface blocks. The I/O circuits include external I/O circuits coupled to a device other than the integrated circuit and internal I/O circuits coupled to the integrated circuit. Each interface block includes a first plurality of I/O circuits disposed on a first side of the interface block and a second plurality of I/O circuits disposed on a second side of the interface block. Each interface block also includes interface logic for the interface block between the first plurality of I/O circuits and the second plurality of I/O circuits, and a logic hub that includes a clock distribution of minimal length that drives launch logic and capture logic to form the I/O circuits of the interface block.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_CN105074704A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Integrated circuit floorplan for compact clock distribution
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-25T21%3A01%3A50IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIM%20ROBERT%20WON%20CHOL&rft.date=2015-11-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN105074704A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true