Apparatus and method for improving drive strength, leakage and stability of deep submicron MOS transistors and memory cells

In deep submicron memory arrays there is noted a relatively steady on current value and, therefore, threshold values of the transistors comprising the memory cell are reduced. This, in turn, results in an increase in the leakage current of the memory cell. With the use of an ever increasing number o...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: STRAIN ROBERT, MARKO REUVEN, KAPOOR ASHOK
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator STRAIN ROBERT
MARKO REUVEN
KAPOOR ASHOK
description In deep submicron memory arrays there is noted a relatively steady on current value and, therefore, threshold values of the transistors comprising the memory cell are reduced. This, in turn, results in an increase in the leakage current of the memory cell. With the use of an ever increasing number of memory cells leakage current must be controlled. A method and apparatus using a dynamic thresholdvoltage control scheme implemented with no more than minor changes to the existing MOS process technology is disclosed. The disclosed invention controls the threshold voltage of MOS transistors. Methods for enhancing the impact of the dynamic threshold control technology using this apparatus are also included. The invention is particularly useful for SRAM, DRAM, and NVM devices.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CN101443916A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CN101443916A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CN101443916A3</originalsourceid><addsrcrecordid>eNqNjcEKgkAQQL10iOofpntBogQdRYou1aHuMuqoS-vuMjMK0s8HUfdO7_Iebx69shCQUQcBdDX0pJ2vofEMpg_sR-NaqNmMBKJMrtVuA5bwiS19AlEsjTU6gW-gJgogQ9mbir2Dy-0OyujEiHr-DXrPE1RkrSyjWYNWaPXlIlqfjo_8vKXgC5KAFTnSIr_GuzhNk0O8z5J_nDesN0dp</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Apparatus and method for improving drive strength, leakage and stability of deep submicron MOS transistors and memory cells</title><source>esp@cenet</source><creator>STRAIN ROBERT ; MARKO REUVEN ; KAPOOR ASHOK</creator><creatorcontrib>STRAIN ROBERT ; MARKO REUVEN ; KAPOOR ASHOK</creatorcontrib><description>In deep submicron memory arrays there is noted a relatively steady on current value and, therefore, threshold values of the transistors comprising the memory cell are reduced. This, in turn, results in an increase in the leakage current of the memory cell. With the use of an ever increasing number of memory cells leakage current must be controlled. A method and apparatus using a dynamic thresholdvoltage control scheme implemented with no more than minor changes to the existing MOS process technology is disclosed. The disclosed invention controls the threshold voltage of MOS transistors. Methods for enhancing the impact of the dynamic threshold control technology using this apparatus are also included. The invention is particularly useful for SRAM, DRAM, and NVM devices.</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20090527&amp;DB=EPODOC&amp;CC=CN&amp;NR=101443916A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25551,76302</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20090527&amp;DB=EPODOC&amp;CC=CN&amp;NR=101443916A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>STRAIN ROBERT</creatorcontrib><creatorcontrib>MARKO REUVEN</creatorcontrib><creatorcontrib>KAPOOR ASHOK</creatorcontrib><title>Apparatus and method for improving drive strength, leakage and stability of deep submicron MOS transistors and memory cells</title><description>In deep submicron memory arrays there is noted a relatively steady on current value and, therefore, threshold values of the transistors comprising the memory cell are reduced. This, in turn, results in an increase in the leakage current of the memory cell. With the use of an ever increasing number of memory cells leakage current must be controlled. A method and apparatus using a dynamic thresholdvoltage control scheme implemented with no more than minor changes to the existing MOS process technology is disclosed. The disclosed invention controls the threshold voltage of MOS transistors. Methods for enhancing the impact of the dynamic threshold control technology using this apparatus are also included. The invention is particularly useful for SRAM, DRAM, and NVM devices.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjcEKgkAQQL10iOofpntBogQdRYou1aHuMuqoS-vuMjMK0s8HUfdO7_Iebx69shCQUQcBdDX0pJ2vofEMpg_sR-NaqNmMBKJMrtVuA5bwiS19AlEsjTU6gW-gJgogQ9mbir2Dy-0OyujEiHr-DXrPE1RkrSyjWYNWaPXlIlqfjo_8vKXgC5KAFTnSIr_GuzhNk0O8z5J_nDesN0dp</recordid><startdate>20090527</startdate><enddate>20090527</enddate><creator>STRAIN ROBERT</creator><creator>MARKO REUVEN</creator><creator>KAPOOR ASHOK</creator><scope>EVB</scope></search><sort><creationdate>20090527</creationdate><title>Apparatus and method for improving drive strength, leakage and stability of deep submicron MOS transistors and memory cells</title><author>STRAIN ROBERT ; MARKO REUVEN ; KAPOOR ASHOK</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CN101443916A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2009</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>STRAIN ROBERT</creatorcontrib><creatorcontrib>MARKO REUVEN</creatorcontrib><creatorcontrib>KAPOOR ASHOK</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>STRAIN ROBERT</au><au>MARKO REUVEN</au><au>KAPOOR ASHOK</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Apparatus and method for improving drive strength, leakage and stability of deep submicron MOS transistors and memory cells</title><date>2009-05-27</date><risdate>2009</risdate><abstract>In deep submicron memory arrays there is noted a relatively steady on current value and, therefore, threshold values of the transistors comprising the memory cell are reduced. This, in turn, results in an increase in the leakage current of the memory cell. With the use of an ever increasing number of memory cells leakage current must be controlled. A method and apparatus using a dynamic thresholdvoltage control scheme implemented with no more than minor changes to the existing MOS process technology is disclosed. The disclosed invention controls the threshold voltage of MOS transistors. Methods for enhancing the impact of the dynamic threshold control technology using this apparatus are also included. The invention is particularly useful for SRAM, DRAM, and NVM devices.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_CN101443916A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Apparatus and method for improving drive strength, leakage and stability of deep submicron MOS transistors and memory cells
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T21%3A04%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=STRAIN%20ROBERT&rft.date=2009-05-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECN101443916A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true