METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING
METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING A main memory and cache suitable for scalar processing are used in connection with a vector processor by issuing prefetch requests in response to the recognition of a vector load instruction. A respectiv...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | eng ; fre |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | FOSSUM, TRYGGVE MURRAY, JOHN E MANLEY, DWIGHT P HETHERINGTON, RICKY C MCKEEN, FRANCIS X FITE, DAVID B., JR |
description | METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING A main memory and cache suitable for scalar processing are used in connection with a vector processor by issuing prefetch requests in response to the recognition of a vector load instruction. A respective prefetch request is issued for each block containing an element of the vector to be loaded from memory. In response to a prefetch request, the cache is checked for a "miss" and if the cache does not include the required block, a refill request is sent to the main memory. The main memory is configured into a plurality of banks and has a capability of processing multiple references. Therefore the different banks can be referenced simultaneously to prefetch multiple blocks of vector data. Preferably a cache bypass is provided to transmit data directly to the vector processor as the data from the main memory are being stored in the cache. In a preferred embodiment, a vector processor is added to a digital computing system including a scalar processor, a virtual address translation buffer, a main memory and a cache. The scalar processor includes a microcode interpreter which sends a vector load command to the vector processing unit and which also generates vector prefetch requests. The addresses for the data blocks to be prefetched are computed based upon the vector address, the length of the vector and the "stride" or spacing between the addresses of the elements of the vector. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_CA1317032C</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>CA1317032C</sourcerecordid><originalsourceid>FETCH-epo_espacenet_CA1317032C3</originalsourceid><addsrcrecordid>eNrjZEjwdQ3x8HdRcPMPUggIcnVzDXH28PRzVwhzdQ4BCrk4hjgquAX5-yr4uvr6B0UqePopOMLYwZHBIa6-Ci6uwZ7ufq4QM4KdHX0cQUb5O7sGBwNN4mFgTUvMKU7lhdLcDPJgS3RTC_LjU4sLEpNT81JL4p0dDY0NzQ2MjZyNCasAAKC3MlM</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING</title><source>esp@cenet</source><creator>FOSSUM, TRYGGVE ; MURRAY, JOHN E ; MANLEY, DWIGHT P ; HETHERINGTON, RICKY C ; MCKEEN, FRANCIS X ; FITE, DAVID B., JR</creator><creatorcontrib>FOSSUM, TRYGGVE ; MURRAY, JOHN E ; MANLEY, DWIGHT P ; HETHERINGTON, RICKY C ; MCKEEN, FRANCIS X ; FITE, DAVID B., JR</creatorcontrib><description>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING A main memory and cache suitable for scalar processing are used in connection with a vector processor by issuing prefetch requests in response to the recognition of a vector load instruction. A respective prefetch request is issued for each block containing an element of the vector to be loaded from memory. In response to a prefetch request, the cache is checked for a "miss" and if the cache does not include the required block, a refill request is sent to the main memory. The main memory is configured into a plurality of banks and has a capability of processing multiple references. Therefore the different banks can be referenced simultaneously to prefetch multiple blocks of vector data. Preferably a cache bypass is provided to transmit data directly to the vector processor as the data from the main memory are being stored in the cache. In a preferred embodiment, a vector processor is added to a digital computing system including a scalar processor, a virtual address translation buffer, a main memory and a cache. The scalar processor includes a microcode interpreter which sends a vector load command to the vector processing unit and which also generates vector prefetch requests. The addresses for the data blocks to be prefetched are computed based upon the vector address, the length of the vector and the "stride" or spacing between the addresses of the elements of the vector.</description><edition>5</edition><language>eng ; fre</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1993</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19930427&DB=EPODOC&CC=CA&NR=1317032C$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19930427&DB=EPODOC&CC=CA&NR=1317032C$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FOSSUM, TRYGGVE</creatorcontrib><creatorcontrib>MURRAY, JOHN E</creatorcontrib><creatorcontrib>MANLEY, DWIGHT P</creatorcontrib><creatorcontrib>HETHERINGTON, RICKY C</creatorcontrib><creatorcontrib>MCKEEN, FRANCIS X</creatorcontrib><creatorcontrib>FITE, DAVID B., JR</creatorcontrib><title>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING</title><description>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING A main memory and cache suitable for scalar processing are used in connection with a vector processor by issuing prefetch requests in response to the recognition of a vector load instruction. A respective prefetch request is issued for each block containing an element of the vector to be loaded from memory. In response to a prefetch request, the cache is checked for a "miss" and if the cache does not include the required block, a refill request is sent to the main memory. The main memory is configured into a plurality of banks and has a capability of processing multiple references. Therefore the different banks can be referenced simultaneously to prefetch multiple blocks of vector data. Preferably a cache bypass is provided to transmit data directly to the vector processor as the data from the main memory are being stored in the cache. In a preferred embodiment, a vector processor is added to a digital computing system including a scalar processor, a virtual address translation buffer, a main memory and a cache. The scalar processor includes a microcode interpreter which sends a vector load command to the vector processing unit and which also generates vector prefetch requests. The addresses for the data blocks to be prefetched are computed based upon the vector address, the length of the vector and the "stride" or spacing between the addresses of the elements of the vector.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1993</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZEjwdQ3x8HdRcPMPUggIcnVzDXH28PRzVwhzdQ4BCrk4hjgquAX5-yr4uvr6B0UqePopOMLYwZHBIa6-Ci6uwZ7ufq4QM4KdHX0cQUb5O7sGBwNN4mFgTUvMKU7lhdLcDPJgS3RTC_LjU4sLEpNT81JL4p0dDY0NzQ2MjZyNCasAAKC3MlM</recordid><startdate>19930427</startdate><enddate>19930427</enddate><creator>FOSSUM, TRYGGVE</creator><creator>MURRAY, JOHN E</creator><creator>MANLEY, DWIGHT P</creator><creator>HETHERINGTON, RICKY C</creator><creator>MCKEEN, FRANCIS X</creator><creator>FITE, DAVID B., JR</creator><scope>EVB</scope></search><sort><creationdate>19930427</creationdate><title>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING</title><author>FOSSUM, TRYGGVE ; MURRAY, JOHN E ; MANLEY, DWIGHT P ; HETHERINGTON, RICKY C ; MCKEEN, FRANCIS X ; FITE, DAVID B., JR</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_CA1317032C3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre</language><creationdate>1993</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>FOSSUM, TRYGGVE</creatorcontrib><creatorcontrib>MURRAY, JOHN E</creatorcontrib><creatorcontrib>MANLEY, DWIGHT P</creatorcontrib><creatorcontrib>HETHERINGTON, RICKY C</creatorcontrib><creatorcontrib>MCKEEN, FRANCIS X</creatorcontrib><creatorcontrib>FITE, DAVID B., JR</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FOSSUM, TRYGGVE</au><au>MURRAY, JOHN E</au><au>MANLEY, DWIGHT P</au><au>HETHERINGTON, RICKY C</au><au>MCKEEN, FRANCIS X</au><au>FITE, DAVID B., JR</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING</title><date>1993-04-27</date><risdate>1993</risdate><abstract>METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING A main memory and cache suitable for scalar processing are used in connection with a vector processor by issuing prefetch requests in response to the recognition of a vector load instruction. A respective prefetch request is issued for each block containing an element of the vector to be loaded from memory. In response to a prefetch request, the cache is checked for a "miss" and if the cache does not include the required block, a refill request is sent to the main memory. The main memory is configured into a plurality of banks and has a capability of processing multiple references. Therefore the different banks can be referenced simultaneously to prefetch multiple blocks of vector data. Preferably a cache bypass is provided to transmit data directly to the vector processor as the data from the main memory are being stored in the cache. In a preferred embodiment, a vector processor is added to a digital computing system including a scalar processor, a virtual address translation buffer, a main memory and a cache. The scalar processor includes a microcode interpreter which sends a vector load command to the vector processing unit and which also generates vector prefetch requests. The addresses for the data blocks to be prefetched are computed based upon the vector address, the length of the vector and the "stride" or spacing between the addresses of the elements of the vector.</abstract><edition>5</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre |
recordid | cdi_epo_espacenet_CA1317032C |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | METHOD FOR PREFETCHING VECTOR DATA FROM MEMORY IN A MEMORY SYSTEM DESIGNED FOR SCALAR PROCESSING |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-30T23%3A19%3A55IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FOSSUM,%20TRYGGVE&rft.date=1993-04-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ECA1317032C%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |