Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system

Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system is disclosed. In some aspects, a compressed memory controller (CMC) provides an LLC comprising multiple LLC lines, each providing a plurality of sub-lines the same size...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Rinaldi, Mark Anthony, Verrilli, Colin Beaton, Heddes, Mattheus Cornelis Antonius Adrianus, Vaidhyanathan, Natarajan
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Rinaldi, Mark Anthony
Verrilli, Colin Beaton
Heddes, Mattheus Cornelis Antonius Adrianus
Vaidhyanathan, Natarajan
description Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system is disclosed. In some aspects, a compressed memory controller (CMC) provides an LLC comprising multiple LLC lines, each providing a plurality of sub-lines the same size as a system cache line. The contents of the system cache line(s) stored within a single LLC line are compressed and stored in system memory within the memory sub-line region corresponding to the LLC line. A master table stores information indicating how the compressed data for an LLC line is stored in system memory by storing an offset value and a length value for each sub-line within each LLC line. By compressing multiple system cache lines together and storing compressed data in a space normally allocated to multiple uncompressed system lines, the CMC enables compression sizes to be smaller than the memory read/write granularity of the system memory.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_AU2017240430A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>AU2017240430A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_AU2017240430A13</originalsourceid><addsrcrecordid>eNqNjDsOgkAUAGksjHqHl9hAQcIvsSZEY0FBITVZlqdssr_sWzC0nlw0HsBqmpnZBq_GmVkMQj9AoTJugZ7p4SkGPwI3yjokEkbDRF9lkl5YiSAZ-VjijBI44yNCWNdVBFJoJBAaGHDU3jEJ1hn-eaz1pIWHsGraKO4Z4QC0kEe1DzZ3JgkPP-6C4-V8q64xWtMhWbau0HdlmyXpKSuSIk_KNP_PegOz40nH</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system</title><source>esp@cenet</source><creator>Rinaldi, Mark Anthony ; Verrilli, Colin Beaton ; Heddes, Mattheus Cornelis Antonius Adrianus ; Vaidhyanathan, Natarajan</creator><creatorcontrib>Rinaldi, Mark Anthony ; Verrilli, Colin Beaton ; Heddes, Mattheus Cornelis Antonius Adrianus ; Vaidhyanathan, Natarajan</creatorcontrib><description>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system is disclosed. In some aspects, a compressed memory controller (CMC) provides an LLC comprising multiple LLC lines, each providing a plurality of sub-lines the same size as a system cache line. The contents of the system cache line(s) stored within a single LLC line are compressed and stored in system memory within the memory sub-line region corresponding to the LLC line. A master table stores information indicating how the compressed data for an LLC line is stored in system memory by storing an offset value and a length value for each sub-line within each LLC line. By compressing multiple system cache lines together and storing compressed data in a space normally allocated to multiple uncompressed system lines, the CMC enables compression sizes to be smaller than the memory read/write granularity of the system memory.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180906&amp;DB=EPODOC&amp;CC=AU&amp;NR=2017240430A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180906&amp;DB=EPODOC&amp;CC=AU&amp;NR=2017240430A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Rinaldi, Mark Anthony</creatorcontrib><creatorcontrib>Verrilli, Colin Beaton</creatorcontrib><creatorcontrib>Heddes, Mattheus Cornelis Antonius Adrianus</creatorcontrib><creatorcontrib>Vaidhyanathan, Natarajan</creatorcontrib><title>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system</title><description>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system is disclosed. In some aspects, a compressed memory controller (CMC) provides an LLC comprising multiple LLC lines, each providing a plurality of sub-lines the same size as a system cache line. The contents of the system cache line(s) stored within a single LLC line are compressed and stored in system memory within the memory sub-line region corresponding to the LLC line. A master table stores information indicating how the compressed data for an LLC line is stored in system memory by storing an offset value and a length value for each sub-line within each LLC line. By compressing multiple system cache lines together and storing compressed data in a space normally allocated to multiple uncompressed system lines, the CMC enables compression sizes to be smaller than the memory read/write granularity of the system memory.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjDsOgkAUAGksjHqHl9hAQcIvsSZEY0FBITVZlqdssr_sWzC0nlw0HsBqmpnZBq_GmVkMQj9AoTJugZ7p4SkGPwI3yjokEkbDRF9lkl5YiSAZ-VjijBI44yNCWNdVBFJoJBAaGHDU3jEJ1hn-eaz1pIWHsGraKO4Z4QC0kEe1DzZ3JgkPP-6C4-V8q64xWtMhWbau0HdlmyXpKSuSIk_KNP_PegOz40nH</recordid><startdate>20180906</startdate><enddate>20180906</enddate><creator>Rinaldi, Mark Anthony</creator><creator>Verrilli, Colin Beaton</creator><creator>Heddes, Mattheus Cornelis Antonius Adrianus</creator><creator>Vaidhyanathan, Natarajan</creator><scope>EVB</scope></search><sort><creationdate>20180906</creationdate><title>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system</title><author>Rinaldi, Mark Anthony ; Verrilli, Colin Beaton ; Heddes, Mattheus Cornelis Antonius Adrianus ; Vaidhyanathan, Natarajan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_AU2017240430A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2018</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Rinaldi, Mark Anthony</creatorcontrib><creatorcontrib>Verrilli, Colin Beaton</creatorcontrib><creatorcontrib>Heddes, Mattheus Cornelis Antonius Adrianus</creatorcontrib><creatorcontrib>Vaidhyanathan, Natarajan</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Rinaldi, Mark Anthony</au><au>Verrilli, Colin Beaton</au><au>Heddes, Mattheus Cornelis Antonius Adrianus</au><au>Vaidhyanathan, Natarajan</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system</title><date>2018-09-06</date><risdate>2018</risdate><abstract>Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system is disclosed. In some aspects, a compressed memory controller (CMC) provides an LLC comprising multiple LLC lines, each providing a plurality of sub-lines the same size as a system cache line. The contents of the system cache line(s) stored within a single LLC line are compressed and stored in system memory within the memory sub-line region corresponding to the LLC line. A master table stores information indicating how the compressed data for an LLC line is stored in system memory by storing an offset value and a length value for each sub-line within each LLC line. By compressing multiple system cache lines together and storing compressed data in a space normally allocated to multiple uncompressed system lines, the CMC enables compression sizes to be smaller than the memory read/write granularity of the system memory.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_AU2017240430A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Providing memory bandwidth compression using multiple last-level cache (LLC) lines in a central processing unit (CPU)-based system
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T11%3A33%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Rinaldi,%20Mark%20Anthony&rft.date=2018-09-06&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EAU2017240430A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true