Multi-level security domain separation using soft-core processor embedded in an FPGA

A system and method for operating multiple security domains on one circuit card assembly, using a field-programmable gate array (FPGA) with an embedded security domain separation gate providing the MAC between multiple soft-core CPUs also embedded in the FPGA. In one embodiment, the FPGA is segregat...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Bonn, Jerrold L, Hockenbury, Clark B, Kling, Matthew T, Bataller, Susan F, Veneziano, Mark
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Bonn, Jerrold L
Hockenbury, Clark B
Kling, Matthew T
Bataller, Susan F
Veneziano, Mark
description A system and method for operating multiple security domains on one circuit card assembly, using a field-programmable gate array (FPGA) with an embedded security domain separation gate providing the MAC between multiple soft-core CPUs also embedded in the FPGA. In one embodiment, the FPGA is segregated into two or more security domains with no data paths between soft-core CPUs in each security domain except through the security domain separation gate. The security domain separation gate applies rules to any information to be transmitted between the security domains to avoid transmission of malicious content and to avoid transmission of information of a certain classification level or type to a security domain at a lower classification level or type.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_AU2015378597A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>AU2015378597A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_AU2015378597A13</originalsourceid><addsrcrecordid>eNqNi7EKwjAURbs4iPoPD5wL1lKqYxGri-BQ5xKTWwmkeSEvFfx7O_gBTocD5yyz7ja5ZHOHNxwJ9BRt-pDhUVk_e1BRJcueJrH-RcJDyjVHUIisIcKRMD5hDAzNg_LU3i_NOlsMygk2P66ybXvuTtccgXtIUBoeqW8e-11RlfWhOtZNUf5XfQF5Uzll</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Multi-level security domain separation using soft-core processor embedded in an FPGA</title><source>esp@cenet</source><creator>Bonn, Jerrold L ; Hockenbury, Clark B ; Kling, Matthew T ; Bataller, Susan F ; Veneziano, Mark</creator><creatorcontrib>Bonn, Jerrold L ; Hockenbury, Clark B ; Kling, Matthew T ; Bataller, Susan F ; Veneziano, Mark</creatorcontrib><description>A system and method for operating multiple security domains on one circuit card assembly, using a field-programmable gate array (FPGA) with an embedded security domain separation gate providing the MAC between multiple soft-core CPUs also embedded in the FPGA. In one embodiment, the FPGA is segregated into two or more security domains with no data paths between soft-core CPUs in each security domain except through the security domain separation gate. The security domain separation gate applies rules to any information to be transmitted between the security domains to avoid transmission of malicious content and to avoid transmission of information of a certain classification level or type to a security domain at a lower classification level or type.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20170803&amp;DB=EPODOC&amp;CC=AU&amp;NR=2015378597A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20170803&amp;DB=EPODOC&amp;CC=AU&amp;NR=2015378597A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Bonn, Jerrold L</creatorcontrib><creatorcontrib>Hockenbury, Clark B</creatorcontrib><creatorcontrib>Kling, Matthew T</creatorcontrib><creatorcontrib>Bataller, Susan F</creatorcontrib><creatorcontrib>Veneziano, Mark</creatorcontrib><title>Multi-level security domain separation using soft-core processor embedded in an FPGA</title><description>A system and method for operating multiple security domains on one circuit card assembly, using a field-programmable gate array (FPGA) with an embedded security domain separation gate providing the MAC between multiple soft-core CPUs also embedded in the FPGA. In one embodiment, the FPGA is segregated into two or more security domains with no data paths between soft-core CPUs in each security domain except through the security domain separation gate. The security domain separation gate applies rules to any information to be transmitted between the security domains to avoid transmission of malicious content and to avoid transmission of information of a certain classification level or type to a security domain at a lower classification level or type.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNi7EKwjAURbs4iPoPD5wL1lKqYxGri-BQ5xKTWwmkeSEvFfx7O_gBTocD5yyz7ja5ZHOHNxwJ9BRt-pDhUVk_e1BRJcueJrH-RcJDyjVHUIisIcKRMD5hDAzNg_LU3i_NOlsMygk2P66ybXvuTtccgXtIUBoeqW8e-11RlfWhOtZNUf5XfQF5Uzll</recordid><startdate>20170803</startdate><enddate>20170803</enddate><creator>Bonn, Jerrold L</creator><creator>Hockenbury, Clark B</creator><creator>Kling, Matthew T</creator><creator>Bataller, Susan F</creator><creator>Veneziano, Mark</creator><scope>EVB</scope></search><sort><creationdate>20170803</creationdate><title>Multi-level security domain separation using soft-core processor embedded in an FPGA</title><author>Bonn, Jerrold L ; Hockenbury, Clark B ; Kling, Matthew T ; Bataller, Susan F ; Veneziano, Mark</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_AU2015378597A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2017</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Bonn, Jerrold L</creatorcontrib><creatorcontrib>Hockenbury, Clark B</creatorcontrib><creatorcontrib>Kling, Matthew T</creatorcontrib><creatorcontrib>Bataller, Susan F</creatorcontrib><creatorcontrib>Veneziano, Mark</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Bonn, Jerrold L</au><au>Hockenbury, Clark B</au><au>Kling, Matthew T</au><au>Bataller, Susan F</au><au>Veneziano, Mark</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Multi-level security domain separation using soft-core processor embedded in an FPGA</title><date>2017-08-03</date><risdate>2017</risdate><abstract>A system and method for operating multiple security domains on one circuit card assembly, using a field-programmable gate array (FPGA) with an embedded security domain separation gate providing the MAC between multiple soft-core CPUs also embedded in the FPGA. In one embodiment, the FPGA is segregated into two or more security domains with no data paths between soft-core CPUs in each security domain except through the security domain separation gate. The security domain separation gate applies rules to any information to be transmitted between the security domains to avoid transmission of malicious content and to avoid transmission of information of a certain classification level or type to a security domain at a lower classification level or type.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_AU2015378597A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Multi-level security domain separation using soft-core processor embedded in an FPGA
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T13%3A18%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Bonn,%20Jerrold%20L&rft.date=2017-08-03&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EAU2015378597A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true