INTEGRIERTE SCHALTUNG ZUM CODIEREN VON DATEN

An integrated circuit configurable to encode data according to a number of coding schemes and to generate cyclic redundancy codes, includes a number of identical specific hardware cells, and each cell includes four outputs for binary signals, four inputs for binary signals, a buffer to delay by one...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: GANDER, MARTIAL, ARDICHVILI, EMMANUEL
Format: Patent
Sprache:ger
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator GANDER, MARTIAL
ARDICHVILI, EMMANUEL
description An integrated circuit configurable to encode data according to a number of coding schemes and to generate cyclic redundancy codes, includes a number of identical specific hardware cells, and each cell includes four outputs for binary signals, four inputs for binary signals, a buffer to delay by one clock period a binary value received on an input and to output a one-clock period delayed binary value, binary adders to perform XOR operations, configurable multiplexers connecting the outputs, the inputs, the buffer and the adders to each other according to several configurable paths, and controllable switch matrices external to each cell and able to electrically connect and disconnect inputs to or from outputs of another cell.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_ATE494687TT1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>ATE494687TT1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_ATE494687TT13</originalsourceid><addsrcrecordid>eNrjZNDx9AtxdQ_ydA0KcVUIdvZw9AkJ9XNXiAr1VXD2dwEKu_ophPn7Kbg4hrj68TCwpiXmFKfyQmluBkU31xBnD93Ugvz41OKCxOTUvNSSeKBSE0sTMwvzkBBDY2LUAAC2pCXw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>INTEGRIERTE SCHALTUNG ZUM CODIEREN VON DATEN</title><source>esp@cenet</source><creator>GANDER, MARTIAL ; ARDICHVILI, EMMANUEL</creator><creatorcontrib>GANDER, MARTIAL ; ARDICHVILI, EMMANUEL</creatorcontrib><description>An integrated circuit configurable to encode data according to a number of coding schemes and to generate cyclic redundancy codes, includes a number of identical specific hardware cells, and each cell includes four outputs for binary signals, four inputs for binary signals, a buffer to delay by one clock period a binary value received on an input and to output a one-clock period delayed binary value, binary adders to perform XOR operations, configurable multiplexers connecting the outputs, the inputs, the buffer and the adders to each other according to several configurable paths, and controllable switch matrices external to each cell and able to electrically connect and disconnect inputs to or from outputs of another cell.</description><language>ger</language><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110115&amp;DB=EPODOC&amp;CC=AT&amp;NR=E494687T1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110115&amp;DB=EPODOC&amp;CC=AT&amp;NR=E494687T1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>GANDER, MARTIAL</creatorcontrib><creatorcontrib>ARDICHVILI, EMMANUEL</creatorcontrib><title>INTEGRIERTE SCHALTUNG ZUM CODIEREN VON DATEN</title><description>An integrated circuit configurable to encode data according to a number of coding schemes and to generate cyclic redundancy codes, includes a number of identical specific hardware cells, and each cell includes four outputs for binary signals, four inputs for binary signals, a buffer to delay by one clock period a binary value received on an input and to output a one-clock period delayed binary value, binary adders to perform XOR operations, configurable multiplexers connecting the outputs, the inputs, the buffer and the adders to each other according to several configurable paths, and controllable switch matrices external to each cell and able to electrically connect and disconnect inputs to or from outputs of another cell.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNDx9AtxdQ_ydA0KcVUIdvZw9AkJ9XNXiAr1VXD2dwEKu_ophPn7Kbg4hrj68TCwpiXmFKfyQmluBkU31xBnD93Ugvz41OKCxOTUvNSSeKBSE0sTMwvzkBBDY2LUAAC2pCXw</recordid><startdate>20110115</startdate><enddate>20110115</enddate><creator>GANDER, MARTIAL</creator><creator>ARDICHVILI, EMMANUEL</creator><scope>EVB</scope></search><sort><creationdate>20110115</creationdate><title>INTEGRIERTE SCHALTUNG ZUM CODIEREN VON DATEN</title><author>GANDER, MARTIAL ; ARDICHVILI, EMMANUEL</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_ATE494687TT13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ger</language><creationdate>2011</creationdate><toplevel>online_resources</toplevel><creatorcontrib>GANDER, MARTIAL</creatorcontrib><creatorcontrib>ARDICHVILI, EMMANUEL</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>GANDER, MARTIAL</au><au>ARDICHVILI, EMMANUEL</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>INTEGRIERTE SCHALTUNG ZUM CODIEREN VON DATEN</title><date>2011-01-15</date><risdate>2011</risdate><abstract>An integrated circuit configurable to encode data according to a number of coding schemes and to generate cyclic redundancy codes, includes a number of identical specific hardware cells, and each cell includes four outputs for binary signals, four inputs for binary signals, a buffer to delay by one clock period a binary value received on an input and to output a one-clock period delayed binary value, binary adders to perform XOR operations, configurable multiplexers connecting the outputs, the inputs, the buffer and the adders to each other according to several configurable paths, and controllable switch matrices external to each cell and able to electrically connect and disconnect inputs to or from outputs of another cell.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ger
recordid cdi_epo_espacenet_ATE494687TT1
source esp@cenet
title INTEGRIERTE SCHALTUNG ZUM CODIEREN VON DATEN
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-07T18%3A13%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=GANDER,%20MARTIAL&rft.date=2011-01-15&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EATE494687TT1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true