DIREKTSPEICHER-ZUGRIFFUNTERSTÜTZUNGSLOGIK FÜR AUF PCI-BUS GESTÜTZTES RECHNERSYSTEM

A direct memory access (DMA) support mechanism is provided for use in a computer system 10 which comprises (i) a central processing unit (CPU) 24 connected to system memory 32 by a first system bus 36, and a second system bus 16 connected to the CPU; (ii) a host bridge 20 connecting the second syste...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HOFMANN, RICHARD GERARD, BLAND, PATRICK MAURICE, BOURY, BECHARA FOUAD, AMINI, NADER, LOHMAN, TERENCE JOSEPH
Format: Patent
Sprache:ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HOFMANN, RICHARD GERARD
BLAND, PATRICK MAURICE
BOURY, BECHARA FOUAD
AMINI, NADER
LOHMAN, TERENCE JOSEPH
description A direct memory access (DMA) support mechanism is provided for use in a computer system 10 which comprises (i) a central processing unit (CPU) 24 connected to system memory 32 by a first system bus 36, and a second system bus 16 connected to the CPU; (ii) a host bridge 20 connecting the second system bus to a peripheral bus 22; (iii) an input/output (I/O) bridge 78 connecting the peripheral bus to a standard I/O bus 92, the standard I/O bus having a plurality of standard I/O devices 90 attached thereto; and (v) arbitration logic 42 which functions in an arbitration mode for arbitrating between the plurality of standard I/O devices competing for access to the standard I/O bus, and in a grant mode wherein a selected standard I/O device is granted access to the standard I/O bus. The DMA support mechanism comprises a direct memory access (DMA) controller 40 for performing DMA cycles on behalf of the selected standard I/O device, and direct memory access (DMA) support logic for enabling the DMA cycles to be performed over the peripheral bus. The DMA support logic includes sideband signals directly connecting the DMA controller with the I/O bridge, the sideband signals including information identifying the bus size of the selected I/O device for which the DMA controller is performing the DMA cycles.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_ATE186412TT1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>ATE186412TT1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_ATE186412TT13</originalsourceid><addsrcrecordid>eNrjZAh18Qxy9Q4JDnD1dPZwDdKNCnUP8nRzC_ULcQ0KDjk8JyQq1M892Mff3dNbwe3wnCAFx1A3hQBnT12n0GAFd1eIkhDXYIUgV2cPP6CeyOAQV18eBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXJCYnJqXWhLvGOJqaGFmYmgUEmJoTIwaAEdqNJ0</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>DIREKTSPEICHER-ZUGRIFFUNTERSTÜTZUNGSLOGIK FÜR AUF PCI-BUS GESTÜTZTES RECHNERSYSTEM</title><source>esp@cenet</source><creator>HOFMANN, RICHARD GERARD ; BLAND, PATRICK MAURICE ; BOURY, BECHARA FOUAD ; AMINI, NADER ; LOHMAN, TERENCE JOSEPH</creator><creatorcontrib>HOFMANN, RICHARD GERARD ; BLAND, PATRICK MAURICE ; BOURY, BECHARA FOUAD ; AMINI, NADER ; LOHMAN, TERENCE JOSEPH</creatorcontrib><description>A direct memory access (DMA) support mechanism is provided for use in a computer system 10 which comprises (i) a central processing unit (CPU) 24 connected to system memory 32 by a first system bus 36, and a second system bus 16 connected to the CPU; (ii) a host bridge 20 connecting the second system bus to a peripheral bus 22; (iii) an input/output (I/O) bridge 78 connecting the peripheral bus to a standard I/O bus 92, the standard I/O bus having a plurality of standard I/O devices 90 attached thereto; and (v) arbitration logic 42 which functions in an arbitration mode for arbitrating between the plurality of standard I/O devices competing for access to the standard I/O bus, and in a grant mode wherein a selected standard I/O device is granted access to the standard I/O bus. The DMA support mechanism comprises a direct memory access (DMA) controller 40 for performing DMA cycles on behalf of the selected standard I/O device, and direct memory access (DMA) support logic for enabling the DMA cycles to be performed over the peripheral bus. The DMA support logic includes sideband signals directly connecting the DMA controller with the I/O bridge, the sideband signals including information identifying the bus size of the selected I/O device for which the DMA controller is performing the DMA cycles.</description><edition>6</edition><language>ger</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1999</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19991115&amp;DB=EPODOC&amp;CC=AT&amp;NR=E186412T1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25547,76298</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19991115&amp;DB=EPODOC&amp;CC=AT&amp;NR=E186412T1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HOFMANN, RICHARD GERARD</creatorcontrib><creatorcontrib>BLAND, PATRICK MAURICE</creatorcontrib><creatorcontrib>BOURY, BECHARA FOUAD</creatorcontrib><creatorcontrib>AMINI, NADER</creatorcontrib><creatorcontrib>LOHMAN, TERENCE JOSEPH</creatorcontrib><title>DIREKTSPEICHER-ZUGRIFFUNTERSTÜTZUNGSLOGIK FÜR AUF PCI-BUS GESTÜTZTES RECHNERSYSTEM</title><description>A direct memory access (DMA) support mechanism is provided for use in a computer system 10 which comprises (i) a central processing unit (CPU) 24 connected to system memory 32 by a first system bus 36, and a second system bus 16 connected to the CPU; (ii) a host bridge 20 connecting the second system bus to a peripheral bus 22; (iii) an input/output (I/O) bridge 78 connecting the peripheral bus to a standard I/O bus 92, the standard I/O bus having a plurality of standard I/O devices 90 attached thereto; and (v) arbitration logic 42 which functions in an arbitration mode for arbitrating between the plurality of standard I/O devices competing for access to the standard I/O bus, and in a grant mode wherein a selected standard I/O device is granted access to the standard I/O bus. The DMA support mechanism comprises a direct memory access (DMA) controller 40 for performing DMA cycles on behalf of the selected standard I/O device, and direct memory access (DMA) support logic for enabling the DMA cycles to be performed over the peripheral bus. The DMA support logic includes sideband signals directly connecting the DMA controller with the I/O bridge, the sideband signals including information identifying the bus size of the selected I/O device for which the DMA controller is performing the DMA cycles.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1999</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAh18Qxy9Q4JDnD1dPZwDdKNCnUP8nRzC_ULcQ0KDjk8JyQq1M892Mff3dNbwe3wnCAFx1A3hQBnT12n0GAFd1eIkhDXYIUgV2cPP6CeyOAQV18eBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXJCYnJqXWhLvGOJqaGFmYmgUEmJoTIwaAEdqNJ0</recordid><startdate>19991115</startdate><enddate>19991115</enddate><creator>HOFMANN, RICHARD GERARD</creator><creator>BLAND, PATRICK MAURICE</creator><creator>BOURY, BECHARA FOUAD</creator><creator>AMINI, NADER</creator><creator>LOHMAN, TERENCE JOSEPH</creator><scope>EVB</scope></search><sort><creationdate>19991115</creationdate><title>DIREKTSPEICHER-ZUGRIFFUNTERSTÜTZUNGSLOGIK FÜR AUF PCI-BUS GESTÜTZTES RECHNERSYSTEM</title><author>HOFMANN, RICHARD GERARD ; BLAND, PATRICK MAURICE ; BOURY, BECHARA FOUAD ; AMINI, NADER ; LOHMAN, TERENCE JOSEPH</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_ATE186412TT13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ger</language><creationdate>1999</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>HOFMANN, RICHARD GERARD</creatorcontrib><creatorcontrib>BLAND, PATRICK MAURICE</creatorcontrib><creatorcontrib>BOURY, BECHARA FOUAD</creatorcontrib><creatorcontrib>AMINI, NADER</creatorcontrib><creatorcontrib>LOHMAN, TERENCE JOSEPH</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HOFMANN, RICHARD GERARD</au><au>BLAND, PATRICK MAURICE</au><au>BOURY, BECHARA FOUAD</au><au>AMINI, NADER</au><au>LOHMAN, TERENCE JOSEPH</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>DIREKTSPEICHER-ZUGRIFFUNTERSTÜTZUNGSLOGIK FÜR AUF PCI-BUS GESTÜTZTES RECHNERSYSTEM</title><date>1999-11-15</date><risdate>1999</risdate><abstract>A direct memory access (DMA) support mechanism is provided for use in a computer system 10 which comprises (i) a central processing unit (CPU) 24 connected to system memory 32 by a first system bus 36, and a second system bus 16 connected to the CPU; (ii) a host bridge 20 connecting the second system bus to a peripheral bus 22; (iii) an input/output (I/O) bridge 78 connecting the peripheral bus to a standard I/O bus 92, the standard I/O bus having a plurality of standard I/O devices 90 attached thereto; and (v) arbitration logic 42 which functions in an arbitration mode for arbitrating between the plurality of standard I/O devices competing for access to the standard I/O bus, and in a grant mode wherein a selected standard I/O device is granted access to the standard I/O bus. The DMA support mechanism comprises a direct memory access (DMA) controller 40 for performing DMA cycles on behalf of the selected standard I/O device, and direct memory access (DMA) support logic for enabling the DMA cycles to be performed over the peripheral bus. The DMA support logic includes sideband signals directly connecting the DMA controller with the I/O bridge, the sideband signals including information identifying the bus size of the selected I/O device for which the DMA controller is performing the DMA cycles.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ger
recordid cdi_epo_espacenet_ATE186412TT1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title DIREKTSPEICHER-ZUGRIFFUNTERSTÜTZUNGSLOGIK FÜR AUF PCI-BUS GESTÜTZTES RECHNERSYSTEM
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-17T03%3A16%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HOFMANN,%20RICHARD%20GERARD&rft.date=1999-11-15&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EATE186412TT1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true