Some Examples of Verifying Stage 1 Hardware Descriptions Using the State Delta Verification System (SDVS)
We illustrate, by a sequence of examples, how the State Delta Verification System (SDVS) can be used to create formal specifications and correctness proofs for hardware descriptions in Stage 1 VHDL, a subset of the VHSIC Hardware Description Language (VHDL). The examples include the following: a han...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Report |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Filippenko, I. V Boulder, J. M Levy, B. H |
description | We illustrate, by a sequence of examples, how the State Delta Verification System (SDVS) can be used to create formal specifications and correctness proofs for hardware descriptions in Stage 1 VHDL, a subset of the VHSIC Hardware Description Language (VHDL). The examples include the following: a handshake protocol for interprocess communication, a counter, a description involving TRANSPORT delay, a description involving a WAIT statement embedded in a conditional, a description involving a WAIT statement embedded in a loop, a description involving an EXIT from a nested loop, a shift-and-add multiplier. Of these, the first two and the last are realistic hardware descriptions, while the remainder are intended to demonstrate the additional functionality of Stage 1 VHDL compared to Core VHDL, the original SDVS VHDL language subset. |
format | Report |
fullrecord | <record><control><sourceid>dtic_1RU</sourceid><recordid>TN_cdi_dtic_stinet_ADA288813</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>ADA288813</sourcerecordid><originalsourceid>FETCH-dtic_stinet_ADA2888133</originalsourceid><addsrcrecordid>eNqFy7EOgkAQRVEaC6P-gcWUWlggDS0RDP0qLZnAAJOwu2RnEuXvzUZ7q1fc87YJG28JqjfaZSYBP0BDgYeV3QhGcSRIocbQvzAQlCRd4EXZO4GnRKMTRacxzorfN3cYDZhVlCycTNmY8z7ZDDgLHX67S4736nGrL71y14qyI22LsrjmeZ5m2Z_8AfIgPBg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>report</recordtype></control><display><type>report</type><title>Some Examples of Verifying Stage 1 Hardware Descriptions Using the State Delta Verification System (SDVS)</title><source>DTIC Technical Reports</source><creator>Filippenko, I. V ; Boulder, J. M ; Levy, B. H</creator><creatorcontrib>Filippenko, I. V ; Boulder, J. M ; Levy, B. H ; AEROSPACE CORP EL SEGUNDO CA ENGINEERING AND TECHNOLOGY GROUP</creatorcontrib><description>We illustrate, by a sequence of examples, how the State Delta Verification System (SDVS) can be used to create formal specifications and correctness proofs for hardware descriptions in Stage 1 VHDL, a subset of the VHSIC Hardware Description Language (VHDL). The examples include the following: a handshake protocol for interprocess communication, a counter, a description involving TRANSPORT delay, a description involving a WAIT statement embedded in a conditional, a description involving a WAIT statement embedded in a loop, a description involving an EXIT from a nested loop, a shift-and-add multiplier. Of these, the first two and the last are realistic hardware descriptions, while the remainder are intended to demonstrate the additional functionality of Stage 1 VHDL compared to Core VHDL, the original SDVS VHDL language subset.</description><language>eng</language><subject>COMPUTER ARCHITECTURE ; COMPUTER COMMUNICATIONS ; Computer Hardware ; COMPUTER PROGRAM VERIFICATION ; Computer Programming and Software ; DELAY ; DIGITAL COMPUTERS ; HANDSHAKING ; HIGH LEVEL LANGUAGES ; INTEGRATED CIRCUITS ; SDVS(STATE DELTA VERIFICATION SYSTEM) ; TRANSPORT ; VHDL(VHSIC HARDWARE DESCRIPTION LANGUAGE) ; VHSIC(VERY HIGH SPEED INTEGRATED CIRCUITS)</subject><creationdate>1962</creationdate><rights>APPROVED FOR PUBLIC RELEASE</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>230,776,881,27546,27547</link.rule.ids><linktorsrc>$$Uhttps://apps.dtic.mil/sti/citations/ADA288813$$EView_record_in_DTIC$$FView_record_in_$$GDTIC$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Filippenko, I. V</creatorcontrib><creatorcontrib>Boulder, J. M</creatorcontrib><creatorcontrib>Levy, B. H</creatorcontrib><creatorcontrib>AEROSPACE CORP EL SEGUNDO CA ENGINEERING AND TECHNOLOGY GROUP</creatorcontrib><title>Some Examples of Verifying Stage 1 Hardware Descriptions Using the State Delta Verification System (SDVS)</title><description>We illustrate, by a sequence of examples, how the State Delta Verification System (SDVS) can be used to create formal specifications and correctness proofs for hardware descriptions in Stage 1 VHDL, a subset of the VHSIC Hardware Description Language (VHDL). The examples include the following: a handshake protocol for interprocess communication, a counter, a description involving TRANSPORT delay, a description involving a WAIT statement embedded in a conditional, a description involving a WAIT statement embedded in a loop, a description involving an EXIT from a nested loop, a shift-and-add multiplier. Of these, the first two and the last are realistic hardware descriptions, while the remainder are intended to demonstrate the additional functionality of Stage 1 VHDL compared to Core VHDL, the original SDVS VHDL language subset.</description><subject>COMPUTER ARCHITECTURE</subject><subject>COMPUTER COMMUNICATIONS</subject><subject>Computer Hardware</subject><subject>COMPUTER PROGRAM VERIFICATION</subject><subject>Computer Programming and Software</subject><subject>DELAY</subject><subject>DIGITAL COMPUTERS</subject><subject>HANDSHAKING</subject><subject>HIGH LEVEL LANGUAGES</subject><subject>INTEGRATED CIRCUITS</subject><subject>SDVS(STATE DELTA VERIFICATION SYSTEM)</subject><subject>TRANSPORT</subject><subject>VHDL(VHSIC HARDWARE DESCRIPTION LANGUAGE)</subject><subject>VHSIC(VERY HIGH SPEED INTEGRATED CIRCUITS)</subject><fulltext>true</fulltext><rsrctype>report</rsrctype><creationdate>1962</creationdate><recordtype>report</recordtype><sourceid>1RU</sourceid><recordid>eNqFy7EOgkAQRVEaC6P-gcWUWlggDS0RDP0qLZnAAJOwu2RnEuXvzUZ7q1fc87YJG28JqjfaZSYBP0BDgYeV3QhGcSRIocbQvzAQlCRd4EXZO4GnRKMTRacxzorfN3cYDZhVlCycTNmY8z7ZDDgLHX67S4736nGrL71y14qyI22LsrjmeZ5m2Z_8AfIgPBg</recordid><startdate>19620930</startdate><enddate>19620930</enddate><creator>Filippenko, I. V</creator><creator>Boulder, J. M</creator><creator>Levy, B. H</creator><scope>1RU</scope><scope>BHM</scope></search><sort><creationdate>19620930</creationdate><title>Some Examples of Verifying Stage 1 Hardware Descriptions Using the State Delta Verification System (SDVS)</title><author>Filippenko, I. V ; Boulder, J. M ; Levy, B. H</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-dtic_stinet_ADA2888133</frbrgroupid><rsrctype>reports</rsrctype><prefilter>reports</prefilter><language>eng</language><creationdate>1962</creationdate><topic>COMPUTER ARCHITECTURE</topic><topic>COMPUTER COMMUNICATIONS</topic><topic>Computer Hardware</topic><topic>COMPUTER PROGRAM VERIFICATION</topic><topic>Computer Programming and Software</topic><topic>DELAY</topic><topic>DIGITAL COMPUTERS</topic><topic>HANDSHAKING</topic><topic>HIGH LEVEL LANGUAGES</topic><topic>INTEGRATED CIRCUITS</topic><topic>SDVS(STATE DELTA VERIFICATION SYSTEM)</topic><topic>TRANSPORT</topic><topic>VHDL(VHSIC HARDWARE DESCRIPTION LANGUAGE)</topic><topic>VHSIC(VERY HIGH SPEED INTEGRATED CIRCUITS)</topic><toplevel>online_resources</toplevel><creatorcontrib>Filippenko, I. V</creatorcontrib><creatorcontrib>Boulder, J. M</creatorcontrib><creatorcontrib>Levy, B. H</creatorcontrib><creatorcontrib>AEROSPACE CORP EL SEGUNDO CA ENGINEERING AND TECHNOLOGY GROUP</creatorcontrib><collection>DTIC Technical Reports</collection><collection>DTIC STINET</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Filippenko, I. V</au><au>Boulder, J. M</au><au>Levy, B. H</au><aucorp>AEROSPACE CORP EL SEGUNDO CA ENGINEERING AND TECHNOLOGY GROUP</aucorp><format>book</format><genre>unknown</genre><ristype>RPRT</ristype><btitle>Some Examples of Verifying Stage 1 Hardware Descriptions Using the State Delta Verification System (SDVS)</btitle><date>1962-09-30</date><risdate>1962</risdate><abstract>We illustrate, by a sequence of examples, how the State Delta Verification System (SDVS) can be used to create formal specifications and correctness proofs for hardware descriptions in Stage 1 VHDL, a subset of the VHSIC Hardware Description Language (VHDL). The examples include the following: a handshake protocol for interprocess communication, a counter, a description involving TRANSPORT delay, a description involving a WAIT statement embedded in a conditional, a description involving a WAIT statement embedded in a loop, a description involving an EXIT from a nested loop, a shift-and-add multiplier. Of these, the first two and the last are realistic hardware descriptions, while the remainder are intended to demonstrate the additional functionality of Stage 1 VHDL compared to Core VHDL, the original SDVS VHDL language subset.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_dtic_stinet_ADA288813 |
source | DTIC Technical Reports |
subjects | COMPUTER ARCHITECTURE COMPUTER COMMUNICATIONS Computer Hardware COMPUTER PROGRAM VERIFICATION Computer Programming and Software DELAY DIGITAL COMPUTERS HANDSHAKING HIGH LEVEL LANGUAGES INTEGRATED CIRCUITS SDVS(STATE DELTA VERIFICATION SYSTEM) TRANSPORT VHDL(VHSIC HARDWARE DESCRIPTION LANGUAGE) VHSIC(VERY HIGH SPEED INTEGRATED CIRCUITS) |
title | Some Examples of Verifying Stage 1 Hardware Descriptions Using the State Delta Verification System (SDVS) |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-23T15%3A44%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-dtic_1RU&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=unknown&rft.btitle=Some%20Examples%20of%20Verifying%20Stage%201%20Hardware%20Descriptions%20Using%20the%20State%20Delta%20Verification%20System%20(SDVS)&rft.au=Filippenko,%20I.%20V&rft.aucorp=AEROSPACE%20CORP%20EL%20SEGUNDO%20CA%20ENGINEERING%20AND%20TECHNOLOGY%20GROUP&rft.date=1962-09-30&rft_id=info:doi/&rft_dat=%3Cdtic_1RU%3EADA288813%3C/dtic_1RU%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |