Low Power Full Adder Design Using PTM Transistor Model
At present the processing power of the digital electronic chip is enormous and that has been possible because of the continuous improvement of the design methodology and fabrication technology. So, the data processing capability of the chip is increased significantly. Data processing in the electron...
Gespeichert in:
Veröffentlicht in: | Carpathian journal of electronic and computer engineering 2019-12, Vol.12 (2), p.15-20 |
---|---|
Hauptverfasser: | , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 20 |
---|---|
container_issue | 2 |
container_start_page | 15 |
container_title | Carpathian journal of electronic and computer engineering |
container_volume | 12 |
creator | Devnath, Bappy Chandra Biswas, Satyendra N. |
description | At present the processing power of the digital electronic chip is enormous and that has been possible because of the continuous improvement of the design methodology and fabrication technology. So, the data processing capability of the chip is increased significantly. Data processing in the electronic chip means the arithmetic operation on that data. For that reason, ALU is present in any processor. Full adder is one of the critical components of arithmetic unit. Improvement of the full adder is necessary for improving the computational performance of a chip. In order to design an efficient full adder, designer should choose an appropriate logic style. In this research, two new model of full-adder circuits are designed and analyzed using Pass Transistor logic in order to reduce power consumption and increase operational speed. The first proposed adder consists of 8 transistors and the second one consists of 10 transistors. LTSPICE is employed for simulating the proposed circuits using16nm low power high-k strained silicon transistor model. The overall performance of the proposed adder circuits and comparative results demonstrate the superiority of the proposed model. |
doi_str_mv | 10.2478/cjece-2019-0011 |
format | Article |
fullrecord | <record><control><sourceid>crossref</sourceid><recordid>TN_cdi_crossref_primary_10_2478_cjece_2019_0011</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10_2478_cjece_2019_0011</sourcerecordid><originalsourceid>FETCH-LOGICAL-c811-1b9113661b9595f09d59dae51327de33d9a213f784aefa8770ef36449b7b6da83</originalsourceid><addsrcrecordid>eNpNj7FOwzAURS0EElXpzOofMPWz49geq0IBKRUdwmw58XOVKiTIBlX8PQkwcJdzpisdQm6B34lCm3V7whaZ4GAZ5wAXZCFkIZmx3Fz-82uyyvnEpxllhBYLUlbjmR7GMya6--x7uglh0nvM3XGgr7kbjvRQ72md_JC7_DEmuh8D9jfkKvo-4-qPS1LvHurtE6teHp-3m4q1BoBBYwFkWU5UVkVug7LBowIpdEApg_UCZNSm8Bi90ZpjlGVR2EY3ZfBGLsn697ZNY84Jo3tP3ZtPXw64m8PdT7ibw90cLr8B4JZKcA</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Low Power Full Adder Design Using PTM Transistor Model</title><source>EZB-FREE-00999 freely available EZB journals</source><creator>Devnath, Bappy Chandra ; Biswas, Satyendra N.</creator><creatorcontrib>Devnath, Bappy Chandra ; Biswas, Satyendra N.</creatorcontrib><description>At present the processing power of the digital electronic chip is enormous and that has been possible because of the continuous improvement of the design methodology and fabrication technology. So, the data processing capability of the chip is increased significantly. Data processing in the electronic chip means the arithmetic operation on that data. For that reason, ALU is present in any processor. Full adder is one of the critical components of arithmetic unit. Improvement of the full adder is necessary for improving the computational performance of a chip. In order to design an efficient full adder, designer should choose an appropriate logic style. In this research, two new model of full-adder circuits are designed and analyzed using Pass Transistor logic in order to reduce power consumption and increase operational speed. The first proposed adder consists of 8 transistors and the second one consists of 10 transistors. LTSPICE is employed for simulating the proposed circuits using16nm low power high-k strained silicon transistor model. The overall performance of the proposed adder circuits and comparative results demonstrate the superiority of the proposed model.</description><identifier>ISSN: 2343-8908</identifier><identifier>EISSN: 2343-8908</identifier><identifier>DOI: 10.2478/cjece-2019-0011</identifier><language>eng</language><ispartof>Carpathian journal of electronic and computer engineering, 2019-12, Vol.12 (2), p.15-20</ispartof><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c811-1b9113661b9595f09d59dae51327de33d9a213f784aefa8770ef36449b7b6da83</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,780,784,27924,27925</link.rule.ids></links><search><creatorcontrib>Devnath, Bappy Chandra</creatorcontrib><creatorcontrib>Biswas, Satyendra N.</creatorcontrib><title>Low Power Full Adder Design Using PTM Transistor Model</title><title>Carpathian journal of electronic and computer engineering</title><description>At present the processing power of the digital electronic chip is enormous and that has been possible because of the continuous improvement of the design methodology and fabrication technology. So, the data processing capability of the chip is increased significantly. Data processing in the electronic chip means the arithmetic operation on that data. For that reason, ALU is present in any processor. Full adder is one of the critical components of arithmetic unit. Improvement of the full adder is necessary for improving the computational performance of a chip. In order to design an efficient full adder, designer should choose an appropriate logic style. In this research, two new model of full-adder circuits are designed and analyzed using Pass Transistor logic in order to reduce power consumption and increase operational speed. The first proposed adder consists of 8 transistors and the second one consists of 10 transistors. LTSPICE is employed for simulating the proposed circuits using16nm low power high-k strained silicon transistor model. The overall performance of the proposed adder circuits and comparative results demonstrate the superiority of the proposed model.</description><issn>2343-8908</issn><issn>2343-8908</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><recordid>eNpNj7FOwzAURS0EElXpzOofMPWz49geq0IBKRUdwmw58XOVKiTIBlX8PQkwcJdzpisdQm6B34lCm3V7whaZ4GAZ5wAXZCFkIZmx3Fz-82uyyvnEpxllhBYLUlbjmR7GMya6--x7uglh0nvM3XGgr7kbjvRQ72md_JC7_DEmuh8D9jfkKvo-4-qPS1LvHurtE6teHp-3m4q1BoBBYwFkWU5UVkVug7LBowIpdEApg_UCZNSm8Bi90ZpjlGVR2EY3ZfBGLsn697ZNY84Jo3tP3ZtPXw64m8PdT7ibw90cLr8B4JZKcA</recordid><startdate>20191201</startdate><enddate>20191201</enddate><creator>Devnath, Bappy Chandra</creator><creator>Biswas, Satyendra N.</creator><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20191201</creationdate><title>Low Power Full Adder Design Using PTM Transistor Model</title><author>Devnath, Bappy Chandra ; Biswas, Satyendra N.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c811-1b9113661b9595f09d59dae51327de33d9a213f784aefa8770ef36449b7b6da83</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Devnath, Bappy Chandra</creatorcontrib><creatorcontrib>Biswas, Satyendra N.</creatorcontrib><collection>CrossRef</collection><jtitle>Carpathian journal of electronic and computer engineering</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Devnath, Bappy Chandra</au><au>Biswas, Satyendra N.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Low Power Full Adder Design Using PTM Transistor Model</atitle><jtitle>Carpathian journal of electronic and computer engineering</jtitle><date>2019-12-01</date><risdate>2019</risdate><volume>12</volume><issue>2</issue><spage>15</spage><epage>20</epage><pages>15-20</pages><issn>2343-8908</issn><eissn>2343-8908</eissn><abstract>At present the processing power of the digital electronic chip is enormous and that has been possible because of the continuous improvement of the design methodology and fabrication technology. So, the data processing capability of the chip is increased significantly. Data processing in the electronic chip means the arithmetic operation on that data. For that reason, ALU is present in any processor. Full adder is one of the critical components of arithmetic unit. Improvement of the full adder is necessary for improving the computational performance of a chip. In order to design an efficient full adder, designer should choose an appropriate logic style. In this research, two new model of full-adder circuits are designed and analyzed using Pass Transistor logic in order to reduce power consumption and increase operational speed. The first proposed adder consists of 8 transistors and the second one consists of 10 transistors. LTSPICE is employed for simulating the proposed circuits using16nm low power high-k strained silicon transistor model. The overall performance of the proposed adder circuits and comparative results demonstrate the superiority of the proposed model.</abstract><doi>10.2478/cjece-2019-0011</doi><tpages>6</tpages><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 2343-8908 |
ispartof | Carpathian journal of electronic and computer engineering, 2019-12, Vol.12 (2), p.15-20 |
issn | 2343-8908 2343-8908 |
language | eng |
recordid | cdi_crossref_primary_10_2478_cjece_2019_0011 |
source | EZB-FREE-00999 freely available EZB journals |
title | Low Power Full Adder Design Using PTM Transistor Model |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-26T13%3A42%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Low%20Power%20Full%20Adder%20Design%20Using%20PTM%20Transistor%20Model&rft.jtitle=Carpathian%20journal%20of%20electronic%20and%20computer%20engineering&rft.au=Devnath,%20Bappy%20Chandra&rft.date=2019-12-01&rft.volume=12&rft.issue=2&rft.spage=15&rft.epage=20&rft.pages=15-20&rft.issn=2343-8908&rft.eissn=2343-8908&rft_id=info:doi/10.2478/cjece-2019-0011&rft_dat=%3Ccrossref%3E10_2478_cjece_2019_0011%3C/crossref%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |