Flash Lamp Annealed LTPS TFTs with ITO Bottom-Gate Structures
A study on bottom-gate PMOS TFTs built on flash lamp annealed polycrystalline silicon is presented. As an alternative to top-gate devices, bottom-gate TFTs offer potential benefits in dielectric-semiconductor interface quality due to process integration details of crystallization and defect passivat...
Gespeichert in:
Veröffentlicht in: | ECS transactions 2020-09, Vol.98 (7), p.141-150 |
---|---|
Hauptverfasser: | , , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
Zusammenfassung: | A study on bottom-gate PMOS TFTs built on flash lamp annealed polycrystalline silicon is presented. As an alternative to top-gate devices, bottom-gate TFTs offer potential benefits in dielectric-semiconductor interface quality due to process integration details of crystallization and defect passivation. Indium Tin Oxide was used as the gate electrode material due to its attractive optical and electrical properties, thermal stability, and compatibility with the FLA process. Details of an experimental design used to investigate combinations of FLA and furnace annealing for a-Si crystallization and dopant activation processes will be discussed. ITO Bottom-gate TFTs fabricated with FLA crystallization followed by boron ion implantation and furnace activation exhibited superior electrical characteristics in comparison to other treatments. A comparison of electrical characteristics measured on bottom-gate and double-gate devices is used to develop an interpretation of defect effects and provide a qualitative assessment of interface states. |
---|---|
ISSN: | 1938-5862 1938-6737 |
DOI: | 10.1149/09807.0141ecst |