Progress in SiC MOSFET Reliability

In this work, we have characterized a variety of SiC devices (first- and second-generation 1200 V SiC MOSFETs and 1200 V SiC JFETs) with regards to threshold voltage shifts and leakage currents at high temperatures under both static and dynamic gate bias stress conditions. It was found that, althoug...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:ECS transactions 2014-08, Vol.64 (7), p.87-98
Hauptverfasser: Flicker, Jack D., Hughart, David R., Atcitty, Stan, Kaplar, Robert J., Marinella, Matthew
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 98
container_issue 7
container_start_page 87
container_title ECS transactions
container_volume 64
creator Flicker, Jack D.
Hughart, David R.
Atcitty, Stan
Kaplar, Robert J.
Marinella, Matthew
description In this work, we have characterized a variety of SiC devices (first- and second-generation 1200 V SiC MOSFETs and 1200 V SiC JFETs) with regards to threshold voltage shifts and leakage currents at high temperatures under both static and dynamic gate bias stress conditions. It was found that, although the stability of SiC MOSFETs has increased dramatically from the first- to the second-generation due to an increase in the quality of the gate oxide layer, SiC JFET devices (which lack a gate oxide altogether) are much more stable with respect to ΔVT for both types of gate bias stresses at high temperatures. We have also characterized the interface trap density (DIT) in SiC MOSFETs based solely on changes in the sub-threshold slope of the devices' I-V curves under elevated temperature and bias stress, and have produced ∆DIT profiles showing relative changes in interfacial defect concentration at energy levels referenced to the calculated surface potential at the threshold voltage. We have found that the defect density of second-generation SiC MOSFETs is almost an order of magnitude lower than similar first-generation devices from the same manufacturer, consistent with the decreased VT shifts seen in voltage/temperature stress experiments.
doi_str_mv 10.1149/06407.0087ecst
format Article
fullrecord <record><control><sourceid>iop_cross</sourceid><recordid>TN_cdi_crossref_primary_10_1149_06407_0087ecst</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10.1149/06407.0087ecst</sourcerecordid><originalsourceid>FETCH-LOGICAL-c269t-83b01ef52d5f59f4e0ffd9c53fabe7b3c1d30c31ebe0f49833f185098394e4673</originalsourceid><addsrcrecordid>eNp1j81LxDAUxIMouK5ePRePQutLkzTJUYpfsLLi6jk06YtkqdslqYf9743uevT0Bt7MMD9CLilUlHJ9Aw0HWQEoiS5NR2RGNVNlI5k8PmihmvqUnKW0BmhyRs7I1UscPyKmVIRNsQpt8bxc3d-9Fa84hM6GIUy7c3LiuyHhxeHOyXt2tI_lYvnw1N4uSlc3eioVs0DRi7oXXmjPEbzvtRPMdxalZY72DByjaPOHa8WYp0pAFpojzzPnpNr3ujimFNGbbQyfXdwZCuaH0PwSmj_CHLjeB8K4NevxK27yvP_M38BsUCc</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Progress in SiC MOSFET Reliability</title><source>Institute of Physics Journals</source><creator>Flicker, Jack D. ; Hughart, David R. ; Atcitty, Stan ; Kaplar, Robert J. ; Marinella, Matthew</creator><creatorcontrib>Flicker, Jack D. ; Hughart, David R. ; Atcitty, Stan ; Kaplar, Robert J. ; Marinella, Matthew</creatorcontrib><description>In this work, we have characterized a variety of SiC devices (first- and second-generation 1200 V SiC MOSFETs and 1200 V SiC JFETs) with regards to threshold voltage shifts and leakage currents at high temperatures under both static and dynamic gate bias stress conditions. It was found that, although the stability of SiC MOSFETs has increased dramatically from the first- to the second-generation due to an increase in the quality of the gate oxide layer, SiC JFET devices (which lack a gate oxide altogether) are much more stable with respect to ΔVT for both types of gate bias stresses at high temperatures. We have also characterized the interface trap density (DIT) in SiC MOSFETs based solely on changes in the sub-threshold slope of the devices' I-V curves under elevated temperature and bias stress, and have produced ∆DIT profiles showing relative changes in interfacial defect concentration at energy levels referenced to the calculated surface potential at the threshold voltage. We have found that the defect density of second-generation SiC MOSFETs is almost an order of magnitude lower than similar first-generation devices from the same manufacturer, consistent with the decreased VT shifts seen in voltage/temperature stress experiments.</description><identifier>ISSN: 1938-5862</identifier><identifier>EISSN: 1938-6737</identifier><identifier>DOI: 10.1149/06407.0087ecst</identifier><language>eng</language><publisher>The Electrochemical Society, Inc</publisher><ispartof>ECS transactions, 2014-08, Vol.64 (7), p.87-98</ispartof><rights>2014 ECS - The Electrochemical Society</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktopdf>$$Uhttps://iopscience.iop.org/article/10.1149/06407.0087ecst/pdf$$EPDF$$P50$$Giop$$H</linktopdf><link.rule.ids>314,776,780,27901,27902,53821,53868</link.rule.ids></links><search><creatorcontrib>Flicker, Jack D.</creatorcontrib><creatorcontrib>Hughart, David R.</creatorcontrib><creatorcontrib>Atcitty, Stan</creatorcontrib><creatorcontrib>Kaplar, Robert J.</creatorcontrib><creatorcontrib>Marinella, Matthew</creatorcontrib><title>Progress in SiC MOSFET Reliability</title><title>ECS transactions</title><addtitle>ECS Trans</addtitle><description>In this work, we have characterized a variety of SiC devices (first- and second-generation 1200 V SiC MOSFETs and 1200 V SiC JFETs) with regards to threshold voltage shifts and leakage currents at high temperatures under both static and dynamic gate bias stress conditions. It was found that, although the stability of SiC MOSFETs has increased dramatically from the first- to the second-generation due to an increase in the quality of the gate oxide layer, SiC JFET devices (which lack a gate oxide altogether) are much more stable with respect to ΔVT for both types of gate bias stresses at high temperatures. We have also characterized the interface trap density (DIT) in SiC MOSFETs based solely on changes in the sub-threshold slope of the devices' I-V curves under elevated temperature and bias stress, and have produced ∆DIT profiles showing relative changes in interfacial defect concentration at energy levels referenced to the calculated surface potential at the threshold voltage. We have found that the defect density of second-generation SiC MOSFETs is almost an order of magnitude lower than similar first-generation devices from the same manufacturer, consistent with the decreased VT shifts seen in voltage/temperature stress experiments.</description><issn>1938-5862</issn><issn>1938-6737</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2014</creationdate><recordtype>article</recordtype><recordid>eNp1j81LxDAUxIMouK5ePRePQutLkzTJUYpfsLLi6jk06YtkqdslqYf9743uevT0Bt7MMD9CLilUlHJ9Aw0HWQEoiS5NR2RGNVNlI5k8PmihmvqUnKW0BmhyRs7I1UscPyKmVIRNsQpt8bxc3d-9Fa84hM6GIUy7c3LiuyHhxeHOyXt2tI_lYvnw1N4uSlc3eioVs0DRi7oXXmjPEbzvtRPMdxalZY72DByjaPOHa8WYp0pAFpojzzPnpNr3ujimFNGbbQyfXdwZCuaH0PwSmj_CHLjeB8K4NevxK27yvP_M38BsUCc</recordid><startdate>20140808</startdate><enddate>20140808</enddate><creator>Flicker, Jack D.</creator><creator>Hughart, David R.</creator><creator>Atcitty, Stan</creator><creator>Kaplar, Robert J.</creator><creator>Marinella, Matthew</creator><general>The Electrochemical Society, Inc</general><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20140808</creationdate><title>Progress in SiC MOSFET Reliability</title><author>Flicker, Jack D. ; Hughart, David R. ; Atcitty, Stan ; Kaplar, Robert J. ; Marinella, Matthew</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c269t-83b01ef52d5f59f4e0ffd9c53fabe7b3c1d30c31ebe0f49833f185098394e4673</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2014</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Flicker, Jack D.</creatorcontrib><creatorcontrib>Hughart, David R.</creatorcontrib><creatorcontrib>Atcitty, Stan</creatorcontrib><creatorcontrib>Kaplar, Robert J.</creatorcontrib><creatorcontrib>Marinella, Matthew</creatorcontrib><collection>CrossRef</collection><jtitle>ECS transactions</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Flicker, Jack D.</au><au>Hughart, David R.</au><au>Atcitty, Stan</au><au>Kaplar, Robert J.</au><au>Marinella, Matthew</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Progress in SiC MOSFET Reliability</atitle><jtitle>ECS transactions</jtitle><addtitle>ECS Trans</addtitle><date>2014-08-08</date><risdate>2014</risdate><volume>64</volume><issue>7</issue><spage>87</spage><epage>98</epage><pages>87-98</pages><issn>1938-5862</issn><eissn>1938-6737</eissn><abstract>In this work, we have characterized a variety of SiC devices (first- and second-generation 1200 V SiC MOSFETs and 1200 V SiC JFETs) with regards to threshold voltage shifts and leakage currents at high temperatures under both static and dynamic gate bias stress conditions. It was found that, although the stability of SiC MOSFETs has increased dramatically from the first- to the second-generation due to an increase in the quality of the gate oxide layer, SiC JFET devices (which lack a gate oxide altogether) are much more stable with respect to ΔVT for both types of gate bias stresses at high temperatures. We have also characterized the interface trap density (DIT) in SiC MOSFETs based solely on changes in the sub-threshold slope of the devices' I-V curves under elevated temperature and bias stress, and have produced ∆DIT profiles showing relative changes in interfacial defect concentration at energy levels referenced to the calculated surface potential at the threshold voltage. We have found that the defect density of second-generation SiC MOSFETs is almost an order of magnitude lower than similar first-generation devices from the same manufacturer, consistent with the decreased VT shifts seen in voltage/temperature stress experiments.</abstract><pub>The Electrochemical Society, Inc</pub><doi>10.1149/06407.0087ecst</doi><tpages>12</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 1938-5862
ispartof ECS transactions, 2014-08, Vol.64 (7), p.87-98
issn 1938-5862
1938-6737
language eng
recordid cdi_crossref_primary_10_1149_06407_0087ecst
source Institute of Physics Journals
title Progress in SiC MOSFET Reliability
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-29T05%3A57%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-iop_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Progress%20in%20SiC%20MOSFET%20Reliability&rft.jtitle=ECS%20transactions&rft.au=Flicker,%20Jack%20D.&rft.date=2014-08-08&rft.volume=64&rft.issue=7&rft.spage=87&rft.epage=98&rft.pages=87-98&rft.issn=1938-5862&rft.eissn=1938-6737&rft_id=info:doi/10.1149/06407.0087ecst&rft_dat=%3Ciop_cross%3E10.1149/06407.0087ecst%3C/iop_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true