Monolithically Integrating Non-Volatile Main Memory over the Last-Level Cache
Many emerging non-volatile memories are compatible with CMOS logic, potentially enabling their integration into a CPU’s die. This article investigates such monolithically integrated CPU–main memory chips. We exploit non-volatile memories employing 3D crosspoint subarrays, such as resistive RAM (ReRA...
Gespeichert in:
Veröffentlicht in: | ACM transactions on architecture and code optimization 2021-12, Vol.18 (4), p.1-26 |
---|---|
Hauptverfasser: | , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 26 |
---|---|
container_issue | 4 |
container_start_page | 1 |
container_title | ACM transactions on architecture and code optimization |
container_volume | 18 |
creator | Walden, Candace Singh, Devesh Jagasivamani, Meenatchi Li, Shang Kang, Luyi Asnaashari, Mehdi Dubois, Sylvain Jacob, Bruce Yeung, Donald |
description | Many emerging non-volatile memories are compatible with CMOS logic, potentially enabling their integration into a CPU’s die. This article investigates such monolithically integrated CPU–main memory chips. We exploit non-volatile memories employing 3D crosspoint subarrays, such as resistive RAM (ReRAM), and integrate them over the CPU’s last-level cache (LLC). The regular structure of cache arrays enables co-design of the LLC and ReRAM main memory for area efficiency. We also develop a streamlined LLC/main memory interface that employs a single shared internal interconnect for both the cache and main memory arrays, and uses a unified controller to service both LLC and main memory requests.
We apply our monolithic design ideas to a many-core CPU by integrating 3D ReRAM over each core’s LLC slice. We find that co-design of the LLC and ReRAM saves 27% of the total LLC–main memory area at the expense of slight increases in delay and energy. The streamlined LLC/main memory interface saves an additional 12% in area. Our simulation results show monolithic integration of CPU and main memory improves performance by 5.3× and 1.7× over HBM2 DRAM for several graph and streaming kernels, respectively. It also reduces the memory system’s energy by 6.0× and 1.7×, respectively. Moreover, we show that the area savings of co-design permits the CPU to have 23% more cores and main memory, and that streamlining the LLC/main memory interface incurs a small 4% performance penalty. |
doi_str_mv | 10.1145/3462632 |
format | Article |
fullrecord | <record><control><sourceid>crossref</sourceid><recordid>TN_cdi_crossref_primary_10_1145_3462632</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10_1145_3462632</sourcerecordid><originalsourceid>FETCH-LOGICAL-c258t-b273fa318bda05c21303dfb84252dd3ef61e731fa6d1c4c1e148c8d029a85c413</originalsourceid><addsrcrecordid>eNo1kMtOwzAURC0EEqUgfsE7VgFfv-IuUQS0UgIbYBs59nUb5MbIiSrl7ymirGZmczQ6hNwCuweQ6kFIzbXgZ2QBSspCrEpx_t-V1pfkahy_GOMrztiCNE0aUuynXe9sjDPdDBNus536YUtf01B8pngcEWlj-4E2uE95pumAmU47pLUdp6LGA0ZaWbfDa3IRbBzx5pRL8vH89F6ti_rtZVM91oXjykxFx0sRrADTecuU4yCY8KEzkivuvcCgAUsBwWoPTjpAkMYZf_xsjXISxJLc_XFdTuOYMbTfud_bPLfA2l8L7cmC-AF8o05x</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Monolithically Integrating Non-Volatile Main Memory over the Last-Level Cache</title><source>Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals</source><source>ACM Digital Library Complete</source><creator>Walden, Candace ; Singh, Devesh ; Jagasivamani, Meenatchi ; Li, Shang ; Kang, Luyi ; Asnaashari, Mehdi ; Dubois, Sylvain ; Jacob, Bruce ; Yeung, Donald</creator><creatorcontrib>Walden, Candace ; Singh, Devesh ; Jagasivamani, Meenatchi ; Li, Shang ; Kang, Luyi ; Asnaashari, Mehdi ; Dubois, Sylvain ; Jacob, Bruce ; Yeung, Donald</creatorcontrib><description>Many emerging non-volatile memories are compatible with CMOS logic, potentially enabling their integration into a CPU’s die. This article investigates such monolithically integrated CPU–main memory chips. We exploit non-volatile memories employing 3D crosspoint subarrays, such as resistive RAM (ReRAM), and integrate them over the CPU’s last-level cache (LLC). The regular structure of cache arrays enables co-design of the LLC and ReRAM main memory for area efficiency. We also develop a streamlined LLC/main memory interface that employs a single shared internal interconnect for both the cache and main memory arrays, and uses a unified controller to service both LLC and main memory requests.
We apply our monolithic design ideas to a many-core CPU by integrating 3D ReRAM over each core’s LLC slice. We find that co-design of the LLC and ReRAM saves 27% of the total LLC–main memory area at the expense of slight increases in delay and energy. The streamlined LLC/main memory interface saves an additional 12% in area. Our simulation results show monolithic integration of CPU and main memory improves performance by 5.3× and 1.7× over HBM2 DRAM for several graph and streaming kernels, respectively. It also reduces the memory system’s energy by 6.0× and 1.7×, respectively. Moreover, we show that the area savings of co-design permits the CPU to have 23% more cores and main memory, and that streamlining the LLC/main memory interface incurs a small 4% performance penalty.</description><identifier>ISSN: 1544-3566</identifier><identifier>EISSN: 1544-3973</identifier><identifier>DOI: 10.1145/3462632</identifier><language>eng</language><ispartof>ACM transactions on architecture and code optimization, 2021-12, Vol.18 (4), p.1-26</ispartof><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c258t-b273fa318bda05c21303dfb84252dd3ef61e731fa6d1c4c1e148c8d029a85c413</citedby><cites>FETCH-LOGICAL-c258t-b273fa318bda05c21303dfb84252dd3ef61e731fa6d1c4c1e148c8d029a85c413</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,778,782,27907,27908</link.rule.ids></links><search><creatorcontrib>Walden, Candace</creatorcontrib><creatorcontrib>Singh, Devesh</creatorcontrib><creatorcontrib>Jagasivamani, Meenatchi</creatorcontrib><creatorcontrib>Li, Shang</creatorcontrib><creatorcontrib>Kang, Luyi</creatorcontrib><creatorcontrib>Asnaashari, Mehdi</creatorcontrib><creatorcontrib>Dubois, Sylvain</creatorcontrib><creatorcontrib>Jacob, Bruce</creatorcontrib><creatorcontrib>Yeung, Donald</creatorcontrib><title>Monolithically Integrating Non-Volatile Main Memory over the Last-Level Cache</title><title>ACM transactions on architecture and code optimization</title><description>Many emerging non-volatile memories are compatible with CMOS logic, potentially enabling their integration into a CPU’s die. This article investigates such monolithically integrated CPU–main memory chips. We exploit non-volatile memories employing 3D crosspoint subarrays, such as resistive RAM (ReRAM), and integrate them over the CPU’s last-level cache (LLC). The regular structure of cache arrays enables co-design of the LLC and ReRAM main memory for area efficiency. We also develop a streamlined LLC/main memory interface that employs a single shared internal interconnect for both the cache and main memory arrays, and uses a unified controller to service both LLC and main memory requests.
We apply our monolithic design ideas to a many-core CPU by integrating 3D ReRAM over each core’s LLC slice. We find that co-design of the LLC and ReRAM saves 27% of the total LLC–main memory area at the expense of slight increases in delay and energy. The streamlined LLC/main memory interface saves an additional 12% in area. Our simulation results show monolithic integration of CPU and main memory improves performance by 5.3× and 1.7× over HBM2 DRAM for several graph and streaming kernels, respectively. It also reduces the memory system’s energy by 6.0× and 1.7×, respectively. Moreover, we show that the area savings of co-design permits the CPU to have 23% more cores and main memory, and that streamlining the LLC/main memory interface incurs a small 4% performance penalty.</description><issn>1544-3566</issn><issn>1544-3973</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2021</creationdate><recordtype>article</recordtype><recordid>eNo1kMtOwzAURC0EEqUgfsE7VgFfv-IuUQS0UgIbYBs59nUb5MbIiSrl7ymirGZmczQ6hNwCuweQ6kFIzbXgZ2QBSspCrEpx_t-V1pfkahy_GOMrztiCNE0aUuynXe9sjDPdDBNus536YUtf01B8pngcEWlj-4E2uE95pumAmU47pLUdp6LGA0ZaWbfDa3IRbBzx5pRL8vH89F6ti_rtZVM91oXjykxFx0sRrADTecuU4yCY8KEzkivuvcCgAUsBwWoPTjpAkMYZf_xsjXISxJLc_XFdTuOYMbTfud_bPLfA2l8L7cmC-AF8o05x</recordid><startdate>20211201</startdate><enddate>20211201</enddate><creator>Walden, Candace</creator><creator>Singh, Devesh</creator><creator>Jagasivamani, Meenatchi</creator><creator>Li, Shang</creator><creator>Kang, Luyi</creator><creator>Asnaashari, Mehdi</creator><creator>Dubois, Sylvain</creator><creator>Jacob, Bruce</creator><creator>Yeung, Donald</creator><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20211201</creationdate><title>Monolithically Integrating Non-Volatile Main Memory over the Last-Level Cache</title><author>Walden, Candace ; Singh, Devesh ; Jagasivamani, Meenatchi ; Li, Shang ; Kang, Luyi ; Asnaashari, Mehdi ; Dubois, Sylvain ; Jacob, Bruce ; Yeung, Donald</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c258t-b273fa318bda05c21303dfb84252dd3ef61e731fa6d1c4c1e148c8d029a85c413</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2021</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Walden, Candace</creatorcontrib><creatorcontrib>Singh, Devesh</creatorcontrib><creatorcontrib>Jagasivamani, Meenatchi</creatorcontrib><creatorcontrib>Li, Shang</creatorcontrib><creatorcontrib>Kang, Luyi</creatorcontrib><creatorcontrib>Asnaashari, Mehdi</creatorcontrib><creatorcontrib>Dubois, Sylvain</creatorcontrib><creatorcontrib>Jacob, Bruce</creatorcontrib><creatorcontrib>Yeung, Donald</creatorcontrib><collection>CrossRef</collection><jtitle>ACM transactions on architecture and code optimization</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Walden, Candace</au><au>Singh, Devesh</au><au>Jagasivamani, Meenatchi</au><au>Li, Shang</au><au>Kang, Luyi</au><au>Asnaashari, Mehdi</au><au>Dubois, Sylvain</au><au>Jacob, Bruce</au><au>Yeung, Donald</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Monolithically Integrating Non-Volatile Main Memory over the Last-Level Cache</atitle><jtitle>ACM transactions on architecture and code optimization</jtitle><date>2021-12-01</date><risdate>2021</risdate><volume>18</volume><issue>4</issue><spage>1</spage><epage>26</epage><pages>1-26</pages><issn>1544-3566</issn><eissn>1544-3973</eissn><abstract>Many emerging non-volatile memories are compatible with CMOS logic, potentially enabling their integration into a CPU’s die. This article investigates such monolithically integrated CPU–main memory chips. We exploit non-volatile memories employing 3D crosspoint subarrays, such as resistive RAM (ReRAM), and integrate them over the CPU’s last-level cache (LLC). The regular structure of cache arrays enables co-design of the LLC and ReRAM main memory for area efficiency. We also develop a streamlined LLC/main memory interface that employs a single shared internal interconnect for both the cache and main memory arrays, and uses a unified controller to service both LLC and main memory requests.
We apply our monolithic design ideas to a many-core CPU by integrating 3D ReRAM over each core’s LLC slice. We find that co-design of the LLC and ReRAM saves 27% of the total LLC–main memory area at the expense of slight increases in delay and energy. The streamlined LLC/main memory interface saves an additional 12% in area. Our simulation results show monolithic integration of CPU and main memory improves performance by 5.3× and 1.7× over HBM2 DRAM for several graph and streaming kernels, respectively. It also reduces the memory system’s energy by 6.0× and 1.7×, respectively. Moreover, we show that the area savings of co-design permits the CPU to have 23% more cores and main memory, and that streamlining the LLC/main memory interface incurs a small 4% performance penalty.</abstract><doi>10.1145/3462632</doi><tpages>26</tpages><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 1544-3566 |
ispartof | ACM transactions on architecture and code optimization, 2021-12, Vol.18 (4), p.1-26 |
issn | 1544-3566 1544-3973 |
language | eng |
recordid | cdi_crossref_primary_10_1145_3462632 |
source | Elektronische Zeitschriftenbibliothek - Frei zugängliche E-Journals; ACM Digital Library Complete |
title | Monolithically Integrating Non-Volatile Main Memory over the Last-Level Cache |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T13%3A05%3A43IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Monolithically%20Integrating%20Non-Volatile%20Main%20Memory%20over%20the%20Last-Level%20Cache&rft.jtitle=ACM%20transactions%20on%20architecture%20and%20code%20optimization&rft.au=Walden,%20Candace&rft.date=2021-12-01&rft.volume=18&rft.issue=4&rft.spage=1&rft.epage=26&rft.pages=1-26&rft.issn=1544-3566&rft.eissn=1544-3973&rft_id=info:doi/10.1145/3462632&rft_dat=%3Ccrossref%3E10_1145_3462632%3C/crossref%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |