MPI as a Programming Model for High-Performance Reconfigurable Computers
High-Performance Reconfigurable Computers (HPRCs) consist of one or more standard microprocessors tightly-coupled with one or more reconfigurable FPGAs. HPRCs have been shown to provide good speedups and good cost/performance ratios, but not necessarily ease of use, leading to a slow acceptance of t...
Gespeichert in:
Veröffentlicht in: | ACM transactions on reconfigurable technology and systems 2010-11, Vol.3 (4), p.1-29 |
---|---|
Hauptverfasser: | , , , , , , , , |
Format: | Artikel |
Sprache: | eng |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 29 |
---|---|
container_issue | 4 |
container_start_page | 1 |
container_title | ACM transactions on reconfigurable technology and systems |
container_volume | 3 |
creator | Saldaña, Manuel Patel, Arun Madill, Christopher Nunes, Daniel Wang, Danyao Chow, Paul Wittig, Ralph Styles, Henry Putnam, Andrew |
description | High-Performance Reconfigurable Computers (HPRCs) consist of one or more standard microprocessors tightly-coupled with one or more reconfigurable FPGAs. HPRCs have been shown to provide good speedups and good cost/performance ratios, but not necessarily ease of use, leading to a slow acceptance of this technology. HPRCs introduce new design challenges, such as the lack of portability across platforms, incompatibilities with legacy code, users reluctant to change their code base, a prolonged learning curve, and the need for a system-level Hardware/Software co-design development flow. This article presents the evolution and current work on TMD-MPI, which started as an MPI-based programming model for Multiprocessor Systems-on-Chip implemented in FPGAs, and has now evolved to include multiple X86 processors. TMD-MPI is shown to address current design challenges in HPRC usage, suggesting that the MPI standard has enough syntax and semantics to program these new types of parallel architectures. Also presented is the
TMD-MPI Ecosystem
, which consists of research projects and tools that are developed around TMD-MPI to further improve HPRC usability. Finally, we present preliminary communication performance measurements. |
doi_str_mv | 10.1145/1862648.1862652 |
format | Article |
fullrecord | <record><control><sourceid>crossref</sourceid><recordid>TN_cdi_crossref_primary_10_1145_1862648_1862652</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10_1145_1862648_1862652</sourcerecordid><originalsourceid>FETCH-LOGICAL-c241t-2b970fe0eecfb24dbc59bb53a9503543f0af017e5785e9f73fa15ead6c37bd153</originalsourceid><addsrcrecordid>eNo9kLtOwzAUQC0EEqUws_oH0vrGr2REFZBKrYgQzJHtXIegJK7sduDveTRiOmc6wyHkHtgKQMg1FCpXolj9UeYXZAElV5kWIC7_nalrcpPSJ2OKq0IsSLWvt9QkamgdQxfNOPZTR_ehxYH6EGnVdx9ZjfHHRzM5pK_owuT77hSNHZBuwng4HTGmW3LlzZDwbuaSvD89vm2qbPfyvN087DKXCzhmuS0188gQnbe5aK2TpbWSm1IyLgX3zHgGGqUuJJZec29AommV49q2IPmSrM9dF0NKEX1ziP1o4lcDrPkd0cwjmnkE_wbcf1Cl</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>MPI as a Programming Model for High-Performance Reconfigurable Computers</title><source>ACM Digital Library Complete</source><creator>Saldaña, Manuel ; Patel, Arun ; Madill, Christopher ; Nunes, Daniel ; Wang, Danyao ; Chow, Paul ; Wittig, Ralph ; Styles, Henry ; Putnam, Andrew</creator><creatorcontrib>Saldaña, Manuel ; Patel, Arun ; Madill, Christopher ; Nunes, Daniel ; Wang, Danyao ; Chow, Paul ; Wittig, Ralph ; Styles, Henry ; Putnam, Andrew</creatorcontrib><description>High-Performance Reconfigurable Computers (HPRCs) consist of one or more standard microprocessors tightly-coupled with one or more reconfigurable FPGAs. HPRCs have been shown to provide good speedups and good cost/performance ratios, but not necessarily ease of use, leading to a slow acceptance of this technology. HPRCs introduce new design challenges, such as the lack of portability across platforms, incompatibilities with legacy code, users reluctant to change their code base, a prolonged learning curve, and the need for a system-level Hardware/Software co-design development flow. This article presents the evolution and current work on TMD-MPI, which started as an MPI-based programming model for Multiprocessor Systems-on-Chip implemented in FPGAs, and has now evolved to include multiple X86 processors. TMD-MPI is shown to address current design challenges in HPRC usage, suggesting that the MPI standard has enough syntax and semantics to program these new types of parallel architectures. Also presented is the
TMD-MPI Ecosystem
, which consists of research projects and tools that are developed around TMD-MPI to further improve HPRC usability. Finally, we present preliminary communication performance measurements.</description><identifier>ISSN: 1936-7406</identifier><identifier>EISSN: 1936-7414</identifier><identifier>DOI: 10.1145/1862648.1862652</identifier><language>eng</language><ispartof>ACM transactions on reconfigurable technology and systems, 2010-11, Vol.3 (4), p.1-29</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c241t-2b970fe0eecfb24dbc59bb53a9503543f0af017e5785e9f73fa15ead6c37bd153</citedby><cites>FETCH-LOGICAL-c241t-2b970fe0eecfb24dbc59bb53a9503543f0af017e5785e9f73fa15ead6c37bd153</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,777,781,27905,27906</link.rule.ids></links><search><creatorcontrib>Saldaña, Manuel</creatorcontrib><creatorcontrib>Patel, Arun</creatorcontrib><creatorcontrib>Madill, Christopher</creatorcontrib><creatorcontrib>Nunes, Daniel</creatorcontrib><creatorcontrib>Wang, Danyao</creatorcontrib><creatorcontrib>Chow, Paul</creatorcontrib><creatorcontrib>Wittig, Ralph</creatorcontrib><creatorcontrib>Styles, Henry</creatorcontrib><creatorcontrib>Putnam, Andrew</creatorcontrib><title>MPI as a Programming Model for High-Performance Reconfigurable Computers</title><title>ACM transactions on reconfigurable technology and systems</title><description>High-Performance Reconfigurable Computers (HPRCs) consist of one or more standard microprocessors tightly-coupled with one or more reconfigurable FPGAs. HPRCs have been shown to provide good speedups and good cost/performance ratios, but not necessarily ease of use, leading to a slow acceptance of this technology. HPRCs introduce new design challenges, such as the lack of portability across platforms, incompatibilities with legacy code, users reluctant to change their code base, a prolonged learning curve, and the need for a system-level Hardware/Software co-design development flow. This article presents the evolution and current work on TMD-MPI, which started as an MPI-based programming model for Multiprocessor Systems-on-Chip implemented in FPGAs, and has now evolved to include multiple X86 processors. TMD-MPI is shown to address current design challenges in HPRC usage, suggesting that the MPI standard has enough syntax and semantics to program these new types of parallel architectures. Also presented is the
TMD-MPI Ecosystem
, which consists of research projects and tools that are developed around TMD-MPI to further improve HPRC usability. Finally, we present preliminary communication performance measurements.</description><issn>1936-7406</issn><issn>1936-7414</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2010</creationdate><recordtype>article</recordtype><recordid>eNo9kLtOwzAUQC0EEqUws_oH0vrGr2REFZBKrYgQzJHtXIegJK7sduDveTRiOmc6wyHkHtgKQMg1FCpXolj9UeYXZAElV5kWIC7_nalrcpPSJ2OKq0IsSLWvt9QkamgdQxfNOPZTR_ehxYH6EGnVdx9ZjfHHRzM5pK_owuT77hSNHZBuwng4HTGmW3LlzZDwbuaSvD89vm2qbPfyvN087DKXCzhmuS0188gQnbe5aK2TpbWSm1IyLgX3zHgGGqUuJJZec29AommV49q2IPmSrM9dF0NKEX1ziP1o4lcDrPkd0cwjmnkE_wbcf1Cl</recordid><startdate>201011</startdate><enddate>201011</enddate><creator>Saldaña, Manuel</creator><creator>Patel, Arun</creator><creator>Madill, Christopher</creator><creator>Nunes, Daniel</creator><creator>Wang, Danyao</creator><creator>Chow, Paul</creator><creator>Wittig, Ralph</creator><creator>Styles, Henry</creator><creator>Putnam, Andrew</creator><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>201011</creationdate><title>MPI as a Programming Model for High-Performance Reconfigurable Computers</title><author>Saldaña, Manuel ; Patel, Arun ; Madill, Christopher ; Nunes, Daniel ; Wang, Danyao ; Chow, Paul ; Wittig, Ralph ; Styles, Henry ; Putnam, Andrew</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c241t-2b970fe0eecfb24dbc59bb53a9503543f0af017e5785e9f73fa15ead6c37bd153</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2010</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Saldaña, Manuel</creatorcontrib><creatorcontrib>Patel, Arun</creatorcontrib><creatorcontrib>Madill, Christopher</creatorcontrib><creatorcontrib>Nunes, Daniel</creatorcontrib><creatorcontrib>Wang, Danyao</creatorcontrib><creatorcontrib>Chow, Paul</creatorcontrib><creatorcontrib>Wittig, Ralph</creatorcontrib><creatorcontrib>Styles, Henry</creatorcontrib><creatorcontrib>Putnam, Andrew</creatorcontrib><collection>CrossRef</collection><jtitle>ACM transactions on reconfigurable technology and systems</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Saldaña, Manuel</au><au>Patel, Arun</au><au>Madill, Christopher</au><au>Nunes, Daniel</au><au>Wang, Danyao</au><au>Chow, Paul</au><au>Wittig, Ralph</au><au>Styles, Henry</au><au>Putnam, Andrew</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>MPI as a Programming Model for High-Performance Reconfigurable Computers</atitle><jtitle>ACM transactions on reconfigurable technology and systems</jtitle><date>2010-11</date><risdate>2010</risdate><volume>3</volume><issue>4</issue><spage>1</spage><epage>29</epage><pages>1-29</pages><issn>1936-7406</issn><eissn>1936-7414</eissn><abstract>High-Performance Reconfigurable Computers (HPRCs) consist of one or more standard microprocessors tightly-coupled with one or more reconfigurable FPGAs. HPRCs have been shown to provide good speedups and good cost/performance ratios, but not necessarily ease of use, leading to a slow acceptance of this technology. HPRCs introduce new design challenges, such as the lack of portability across platforms, incompatibilities with legacy code, users reluctant to change their code base, a prolonged learning curve, and the need for a system-level Hardware/Software co-design development flow. This article presents the evolution and current work on TMD-MPI, which started as an MPI-based programming model for Multiprocessor Systems-on-Chip implemented in FPGAs, and has now evolved to include multiple X86 processors. TMD-MPI is shown to address current design challenges in HPRC usage, suggesting that the MPI standard has enough syntax and semantics to program these new types of parallel architectures. Also presented is the
TMD-MPI Ecosystem
, which consists of research projects and tools that are developed around TMD-MPI to further improve HPRC usability. Finally, we present preliminary communication performance measurements.</abstract><doi>10.1145/1862648.1862652</doi><tpages>29</tpages></addata></record> |
fulltext | fulltext |
identifier | ISSN: 1936-7406 |
ispartof | ACM transactions on reconfigurable technology and systems, 2010-11, Vol.3 (4), p.1-29 |
issn | 1936-7406 1936-7414 |
language | eng |
recordid | cdi_crossref_primary_10_1145_1862648_1862652 |
source | ACM Digital Library Complete |
title | MPI as a Programming Model for High-Performance Reconfigurable Computers |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T01%3A48%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=MPI%20as%20a%20Programming%20Model%20for%20High-Performance%20Reconfigurable%20Computers&rft.jtitle=ACM%20transactions%20on%20reconfigurable%20technology%20and%20systems&rft.au=Salda%C3%B1a,%20Manuel&rft.date=2010-11&rft.volume=3&rft.issue=4&rft.spage=1&rft.epage=29&rft.pages=1-29&rft.issn=1936-7406&rft.eissn=1936-7414&rft_id=info:doi/10.1145/1862648.1862652&rft_dat=%3Ccrossref%3E10_1145_1862648_1862652%3C/crossref%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |