Ultra low-cost defect protection for microprocessor pipelines

The sustained push toward smaller and smaller technology sizes has reached a point where device reliability has moved to the forefront of concerns for next-generation designs. Silicon failure mechanisms, such as transistor wearout and manufacturing defects, are a growing challenge that threatens the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:SIGPLAN notices 2006-11, Vol.41 (11), p.73-82
Hauptverfasser: Shyam, Smitha, Constantinides, Kypros, Phadke, Sujay, Bertacco, Valeria, Austin, Todd
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 82
container_issue 11
container_start_page 73
container_title SIGPLAN notices
container_volume 41
creator Shyam, Smitha
Constantinides, Kypros
Phadke, Sujay
Bertacco, Valeria
Austin, Todd
description The sustained push toward smaller and smaller technology sizes has reached a point where device reliability has moved to the forefront of concerns for next-generation designs. Silicon failure mechanisms, such as transistor wearout and manufacturing defects, are a growing challenge that threatens the yield and product lifetime of future systems. In this paper we introduce the BulletProof pipeline, the first ultra low-cost mechanism to protect a microprocessor pipeline and on-chip memory system from silicon defects. To achieve this goal we combine area-frugal on-line testing techniques and system-level checkpointing to provide the same guarantees of reliability found in traditional solutions, but at much lower cost. Our approach utilizes a microarchitectural checkpointing mechanism which creates coarse-grained epochs of execution, during which distributed on-line built in self-test (BIST) mechanisms validate the integrity of the underlying hardware. In case a failure is detected, we rely on the natural redundancy of instructionlevel parallel processors to repair the system so that it can still operate in a degraded performance mode. Using detailed circuit-level and architectural simulation, we find that our approach provides very high coverage of silicon defects (89%) with little area cost (5.8%). In addition, when a defect occurs, the subsequent degraded mode of operation was found to have only moderate performance impacts, (from 4% to 18% slowdown).
doi_str_mv 10.1145/1168918.1168868
format Article
fullrecord <record><control><sourceid>crossref</sourceid><recordid>TN_cdi_crossref_primary_10_1145_1168918_1168868</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10_1145_1168918_1168868</sourcerecordid><originalsourceid>FETCH-LOGICAL-c271t-a0f78b760e6b92b14d15d79b4dcaa0749dbdc34639dcee30cbe8f209064aaa7f3</originalsourceid><addsrcrecordid>eNotj0tLxDAUhYMoWEfXbvsHMnNvk-axcCGDLxhw46xLnlDpTEoSEP-9Hezq45zF4XyEPCJsEXm_QxRKo9peqIS6Ig32vaJLhGvSABMdRcbhltyV8g0ADDrVkKfjVLNpp_RDXSq19SEGV9s5p7pwTOc2ptyeRpfT0rlQyhLncQ7TeA7lntxEM5XwsHJDjq8vX_t3evh8-9g_H6jrJFZqIEplpYAgrO4sco-9l9py74wBybW33jEumPYuBAbOBhU70CC4MUZGtiG7_93lRik5xGHO48nk3wFhuNgPq_2w2rM_1-BOCw</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Ultra low-cost defect protection for microprocessor pipelines</title><source>ACM Digital Library Complete</source><creator>Shyam, Smitha ; Constantinides, Kypros ; Phadke, Sujay ; Bertacco, Valeria ; Austin, Todd</creator><creatorcontrib>Shyam, Smitha ; Constantinides, Kypros ; Phadke, Sujay ; Bertacco, Valeria ; Austin, Todd</creatorcontrib><description>The sustained push toward smaller and smaller technology sizes has reached a point where device reliability has moved to the forefront of concerns for next-generation designs. Silicon failure mechanisms, such as transistor wearout and manufacturing defects, are a growing challenge that threatens the yield and product lifetime of future systems. In this paper we introduce the BulletProof pipeline, the first ultra low-cost mechanism to protect a microprocessor pipeline and on-chip memory system from silicon defects. To achieve this goal we combine area-frugal on-line testing techniques and system-level checkpointing to provide the same guarantees of reliability found in traditional solutions, but at much lower cost. Our approach utilizes a microarchitectural checkpointing mechanism which creates coarse-grained epochs of execution, during which distributed on-line built in self-test (BIST) mechanisms validate the integrity of the underlying hardware. In case a failure is detected, we rely on the natural redundancy of instructionlevel parallel processors to repair the system so that it can still operate in a degraded performance mode. Using detailed circuit-level and architectural simulation, we find that our approach provides very high coverage of silicon defects (89%) with little area cost (5.8%). In addition, when a defect occurs, the subsequent degraded mode of operation was found to have only moderate performance impacts, (from 4% to 18% slowdown).</description><identifier>ISSN: 0362-1340</identifier><identifier>EISSN: 1558-1160</identifier><identifier>DOI: 10.1145/1168918.1168868</identifier><language>eng</language><ispartof>SIGPLAN notices, 2006-11, Vol.41 (11), p.73-82</ispartof><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c271t-a0f78b760e6b92b14d15d79b4dcaa0749dbdc34639dcee30cbe8f209064aaa7f3</citedby><cites>FETCH-LOGICAL-c271t-a0f78b760e6b92b14d15d79b4dcaa0749dbdc34639dcee30cbe8f209064aaa7f3</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>Shyam, Smitha</creatorcontrib><creatorcontrib>Constantinides, Kypros</creatorcontrib><creatorcontrib>Phadke, Sujay</creatorcontrib><creatorcontrib>Bertacco, Valeria</creatorcontrib><creatorcontrib>Austin, Todd</creatorcontrib><title>Ultra low-cost defect protection for microprocessor pipelines</title><title>SIGPLAN notices</title><description>The sustained push toward smaller and smaller technology sizes has reached a point where device reliability has moved to the forefront of concerns for next-generation designs. Silicon failure mechanisms, such as transistor wearout and manufacturing defects, are a growing challenge that threatens the yield and product lifetime of future systems. In this paper we introduce the BulletProof pipeline, the first ultra low-cost mechanism to protect a microprocessor pipeline and on-chip memory system from silicon defects. To achieve this goal we combine area-frugal on-line testing techniques and system-level checkpointing to provide the same guarantees of reliability found in traditional solutions, but at much lower cost. Our approach utilizes a microarchitectural checkpointing mechanism which creates coarse-grained epochs of execution, during which distributed on-line built in self-test (BIST) mechanisms validate the integrity of the underlying hardware. In case a failure is detected, we rely on the natural redundancy of instructionlevel parallel processors to repair the system so that it can still operate in a degraded performance mode. Using detailed circuit-level and architectural simulation, we find that our approach provides very high coverage of silicon defects (89%) with little area cost (5.8%). In addition, when a defect occurs, the subsequent degraded mode of operation was found to have only moderate performance impacts, (from 4% to 18% slowdown).</description><issn>0362-1340</issn><issn>1558-1160</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2006</creationdate><recordtype>article</recordtype><recordid>eNotj0tLxDAUhYMoWEfXbvsHMnNvk-axcCGDLxhw46xLnlDpTEoSEP-9Hezq45zF4XyEPCJsEXm_QxRKo9peqIS6Ig32vaJLhGvSABMdRcbhltyV8g0ADDrVkKfjVLNpp_RDXSq19SEGV9s5p7pwTOc2ptyeRpfT0rlQyhLncQ7TeA7lntxEM5XwsHJDjq8vX_t3evh8-9g_H6jrJFZqIEplpYAgrO4sco-9l9py74wBybW33jEumPYuBAbOBhU70CC4MUZGtiG7_93lRik5xGHO48nk3wFhuNgPq_2w2rM_1-BOCw</recordid><startdate>20061101</startdate><enddate>20061101</enddate><creator>Shyam, Smitha</creator><creator>Constantinides, Kypros</creator><creator>Phadke, Sujay</creator><creator>Bertacco, Valeria</creator><creator>Austin, Todd</creator><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>20061101</creationdate><title>Ultra low-cost defect protection for microprocessor pipelines</title><author>Shyam, Smitha ; Constantinides, Kypros ; Phadke, Sujay ; Bertacco, Valeria ; Austin, Todd</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c271t-a0f78b760e6b92b14d15d79b4dcaa0749dbdc34639dcee30cbe8f209064aaa7f3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2006</creationdate><toplevel>online_resources</toplevel><creatorcontrib>Shyam, Smitha</creatorcontrib><creatorcontrib>Constantinides, Kypros</creatorcontrib><creatorcontrib>Phadke, Sujay</creatorcontrib><creatorcontrib>Bertacco, Valeria</creatorcontrib><creatorcontrib>Austin, Todd</creatorcontrib><collection>CrossRef</collection><jtitle>SIGPLAN notices</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Shyam, Smitha</au><au>Constantinides, Kypros</au><au>Phadke, Sujay</au><au>Bertacco, Valeria</au><au>Austin, Todd</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Ultra low-cost defect protection for microprocessor pipelines</atitle><jtitle>SIGPLAN notices</jtitle><date>2006-11-01</date><risdate>2006</risdate><volume>41</volume><issue>11</issue><spage>73</spage><epage>82</epage><pages>73-82</pages><issn>0362-1340</issn><eissn>1558-1160</eissn><abstract>The sustained push toward smaller and smaller technology sizes has reached a point where device reliability has moved to the forefront of concerns for next-generation designs. Silicon failure mechanisms, such as transistor wearout and manufacturing defects, are a growing challenge that threatens the yield and product lifetime of future systems. In this paper we introduce the BulletProof pipeline, the first ultra low-cost mechanism to protect a microprocessor pipeline and on-chip memory system from silicon defects. To achieve this goal we combine area-frugal on-line testing techniques and system-level checkpointing to provide the same guarantees of reliability found in traditional solutions, but at much lower cost. Our approach utilizes a microarchitectural checkpointing mechanism which creates coarse-grained epochs of execution, during which distributed on-line built in self-test (BIST) mechanisms validate the integrity of the underlying hardware. In case a failure is detected, we rely on the natural redundancy of instructionlevel parallel processors to repair the system so that it can still operate in a degraded performance mode. Using detailed circuit-level and architectural simulation, we find that our approach provides very high coverage of silicon defects (89%) with little area cost (5.8%). In addition, when a defect occurs, the subsequent degraded mode of operation was found to have only moderate performance impacts, (from 4% to 18% slowdown).</abstract><doi>10.1145/1168918.1168868</doi><tpages>10</tpages><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier ISSN: 0362-1340
ispartof SIGPLAN notices, 2006-11, Vol.41 (11), p.73-82
issn 0362-1340
1558-1160
language eng
recordid cdi_crossref_primary_10_1145_1168918_1168868
source ACM Digital Library Complete
title Ultra low-cost defect protection for microprocessor pipelines
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-12T21%3A35%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Ultra%20low-cost%20defect%20protection%20for%20microprocessor%20pipelines&rft.jtitle=SIGPLAN%20notices&rft.au=Shyam,%20Smitha&rft.date=2006-11-01&rft.volume=41&rft.issue=11&rft.spage=73&rft.epage=82&rft.pages=73-82&rft.issn=0362-1340&rft.eissn=1558-1160&rft_id=info:doi/10.1145/1168918.1168868&rft_dat=%3Ccrossref%3E10_1145_1168918_1168868%3C/crossref%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true