0.15 µm Electron Beam Direct Writing for Gbit Dynamic Random Access Memory Fabrication

This paper describes 0.15 µ m electron beam (EB) direct writing techniques for Gbit dynamic random access memory (DRAM) fabrication. In order to use EB direct writing for reliable fine pattern fabrication on the 0.15 µ m level, an EB direct writing system technique, a resist process technique, a cel...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:Japanese Journal of Applied Physics 1997-12, Vol.36 (12S), p.7535
Hauptverfasser: Nakajima, Ken, Yamashita, Hiroshi, Kojima, Yoshikatsu, Hirasawa, Satomi, Tamura, Takao, Yamada, Yasuhisa, Tokunaga, Kenichi, Ema, Takahiro, Kondoh, Kenji, Naka Onoda, Naka Onoda, Hiroshi Nozue, Hiroshi Nozue
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue 12S
container_start_page 7535
container_title Japanese Journal of Applied Physics
container_volume 36
creator Nakajima, Ken
Yamashita, Hiroshi
Kojima, Yoshikatsu
Hirasawa, Satomi
Tamura, Takao
Yamada, Yasuhisa
Tokunaga, Kenichi
Ema, Takahiro
Kondoh, Kenji
Naka Onoda, Naka Onoda
Hiroshi Nozue, Hiroshi Nozue
description This paper describes 0.15 µ m electron beam (EB) direct writing techniques for Gbit dynamic random access memory (DRAM) fabrication. In order to use EB direct writing for reliable fine pattern fabrication on the 0.15 µ m level, an EB direct writing system technique, a resist process technique, a cell projection (CP) mask preparation technique, which is indispensable for improving the writing throughput, and a data preparation technique with proximity effect correction must be improved respectively and combined successfully. The proximity effect correction for all fine patterns in a full-scale DRAM chip is especially important for achieving a CD accuracy of less than 0.02 µ m, which is required for device fabrication and margin. For obtaining the reliable shot stitching accuracy between CP and variably shaped (VS) EB writings, we adopted the cross-correlation method, which was used to decide the size and center position of the CP shot. A single-layer resist system without an over-coated conducting layer was used for reliable device fabrication. In addition, for improving the CD accuracy for all 0.15 µ m designed patterns in a full-scale chip, we developed a data partition process suitable for CP mask pattern data and an improved 1-dimenshinal(1-D) calculation method for proximity effect correction. Utilizing these techniques, the full-scale 4Gbit DRAM, which was designed with 0.15 µ m minimum feature size, was fabricated successfully with 0.05 µ m (| mean|+3σ) overlay accuracy, 0.02 µ m (| mean+3σ) stitching accuracy, and less than 0.02 µ m (3σ) CD accuracy, all of which were sufficient for the required device fabrication.
doi_str_mv 10.1143/JJAP.36.7535
format Article
fullrecord <record><control><sourceid>crossref</sourceid><recordid>TN_cdi_crossref_primary_10_1143_JJAP_36_7535</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10_1143_JJAP_36_7535</sourcerecordid><originalsourceid>FETCH-LOGICAL-c1460-dea67b65012cca35557927474a6abf3441107c1ea555c33c9df9241ec0985a203</originalsourceid><addsrcrecordid>eNotkEtOwzAURS0EEqEwYwFeACl-_pJh6Q-qIhACdRi9vDjIqEmQnUkXxgZYGalgdHV0de_gMHYNYgqg1e1mM3uZKjt1RpkTloHSLtfCmlOWCSEh14WU5-wipc8RrdGQsd04Nfznu-XLvach9h2_99jyRYgj8l0MQ-g-eNNHvq7CwBeHDttA_BW7um_5jMinxJ9828cDX2EVA-EQ-u6SnTW4T_7qPyfsfbV8mz_k2-f143y2zQm0FXnt0brKGgGSCJUxxhXSaafRYtUorQGEI_A4NqQUFXVTSA2eRHFnUAo1YTd_vxT7lKJvyq8YWoyHEkR5lFIepZTKlkcp6hcazFNX</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>0.15 µm Electron Beam Direct Writing for Gbit Dynamic Random Access Memory Fabrication</title><source>IOP Publishing Journals</source><source>Institute of Physics (IOP) Journals - HEAL-Link</source><creator>Nakajima, Ken ; Yamashita, Hiroshi ; Kojima, Yoshikatsu ; Hirasawa, Satomi ; Tamura, Takao ; Yamada, Yasuhisa ; Tokunaga, Kenichi ; Ema, Takahiro ; Kondoh, Kenji ; Naka Onoda, Naka Onoda ; Hiroshi Nozue, Hiroshi Nozue</creator><creatorcontrib>Nakajima, Ken ; Yamashita, Hiroshi ; Kojima, Yoshikatsu ; Hirasawa, Satomi ; Tamura, Takao ; Yamada, Yasuhisa ; Tokunaga, Kenichi ; Ema, Takahiro ; Kondoh, Kenji ; Naka Onoda, Naka Onoda ; Hiroshi Nozue, Hiroshi Nozue</creatorcontrib><description>This paper describes 0.15 µ m electron beam (EB) direct writing techniques for Gbit dynamic random access memory (DRAM) fabrication. In order to use EB direct writing for reliable fine pattern fabrication on the 0.15 µ m level, an EB direct writing system technique, a resist process technique, a cell projection (CP) mask preparation technique, which is indispensable for improving the writing throughput, and a data preparation technique with proximity effect correction must be improved respectively and combined successfully. The proximity effect correction for all fine patterns in a full-scale DRAM chip is especially important for achieving a CD accuracy of less than 0.02 µ m, which is required for device fabrication and margin. For obtaining the reliable shot stitching accuracy between CP and variably shaped (VS) EB writings, we adopted the cross-correlation method, which was used to decide the size and center position of the CP shot. A single-layer resist system without an over-coated conducting layer was used for reliable device fabrication. In addition, for improving the CD accuracy for all 0.15 µ m designed patterns in a full-scale chip, we developed a data partition process suitable for CP mask pattern data and an improved 1-dimenshinal(1-D) calculation method for proximity effect correction. Utilizing these techniques, the full-scale 4Gbit DRAM, which was designed with 0.15 µ m minimum feature size, was fabricated successfully with 0.05 µ m (| mean|+3σ) overlay accuracy, 0.02 µ m (| mean+3σ) stitching accuracy, and less than 0.02 µ m (3σ) CD accuracy, all of which were sufficient for the required device fabrication.</description><identifier>ISSN: 0021-4922</identifier><identifier>EISSN: 1347-4065</identifier><identifier>DOI: 10.1143/JJAP.36.7535</identifier><language>eng</language><ispartof>Japanese Journal of Applied Physics, 1997-12, Vol.36 (12S), p.7535</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c1460-dea67b65012cca35557927474a6abf3441107c1ea555c33c9df9241ec0985a203</citedby><cites>FETCH-LOGICAL-c1460-dea67b65012cca35557927474a6abf3441107c1ea555c33c9df9241ec0985a203</cites></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,778,782,27911,27912</link.rule.ids></links><search><creatorcontrib>Nakajima, Ken</creatorcontrib><creatorcontrib>Yamashita, Hiroshi</creatorcontrib><creatorcontrib>Kojima, Yoshikatsu</creatorcontrib><creatorcontrib>Hirasawa, Satomi</creatorcontrib><creatorcontrib>Tamura, Takao</creatorcontrib><creatorcontrib>Yamada, Yasuhisa</creatorcontrib><creatorcontrib>Tokunaga, Kenichi</creatorcontrib><creatorcontrib>Ema, Takahiro</creatorcontrib><creatorcontrib>Kondoh, Kenji</creatorcontrib><creatorcontrib>Naka Onoda, Naka Onoda</creatorcontrib><creatorcontrib>Hiroshi Nozue, Hiroshi Nozue</creatorcontrib><title>0.15 µm Electron Beam Direct Writing for Gbit Dynamic Random Access Memory Fabrication</title><title>Japanese Journal of Applied Physics</title><description>This paper describes 0.15 µ m electron beam (EB) direct writing techniques for Gbit dynamic random access memory (DRAM) fabrication. In order to use EB direct writing for reliable fine pattern fabrication on the 0.15 µ m level, an EB direct writing system technique, a resist process technique, a cell projection (CP) mask preparation technique, which is indispensable for improving the writing throughput, and a data preparation technique with proximity effect correction must be improved respectively and combined successfully. The proximity effect correction for all fine patterns in a full-scale DRAM chip is especially important for achieving a CD accuracy of less than 0.02 µ m, which is required for device fabrication and margin. For obtaining the reliable shot stitching accuracy between CP and variably shaped (VS) EB writings, we adopted the cross-correlation method, which was used to decide the size and center position of the CP shot. A single-layer resist system without an over-coated conducting layer was used for reliable device fabrication. In addition, for improving the CD accuracy for all 0.15 µ m designed patterns in a full-scale chip, we developed a data partition process suitable for CP mask pattern data and an improved 1-dimenshinal(1-D) calculation method for proximity effect correction. Utilizing these techniques, the full-scale 4Gbit DRAM, which was designed with 0.15 µ m minimum feature size, was fabricated successfully with 0.05 µ m (| mean|+3σ) overlay accuracy, 0.02 µ m (| mean+3σ) stitching accuracy, and less than 0.02 µ m (3σ) CD accuracy, all of which were sufficient for the required device fabrication.</description><issn>0021-4922</issn><issn>1347-4065</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>1997</creationdate><recordtype>article</recordtype><recordid>eNotkEtOwzAURS0EEqEwYwFeACl-_pJh6Q-qIhACdRi9vDjIqEmQnUkXxgZYGalgdHV0de_gMHYNYgqg1e1mM3uZKjt1RpkTloHSLtfCmlOWCSEh14WU5-wipc8RrdGQsd04Nfznu-XLvach9h2_99jyRYgj8l0MQ-g-eNNHvq7CwBeHDttA_BW7um_5jMinxJ9828cDX2EVA-EQ-u6SnTW4T_7qPyfsfbV8mz_k2-f143y2zQm0FXnt0brKGgGSCJUxxhXSaafRYtUorQGEI_A4NqQUFXVTSA2eRHFnUAo1YTd_vxT7lKJvyq8YWoyHEkR5lFIepZTKlkcp6hcazFNX</recordid><startdate>19971201</startdate><enddate>19971201</enddate><creator>Nakajima, Ken</creator><creator>Yamashita, Hiroshi</creator><creator>Kojima, Yoshikatsu</creator><creator>Hirasawa, Satomi</creator><creator>Tamura, Takao</creator><creator>Yamada, Yasuhisa</creator><creator>Tokunaga, Kenichi</creator><creator>Ema, Takahiro</creator><creator>Kondoh, Kenji</creator><creator>Naka Onoda, Naka Onoda</creator><creator>Hiroshi Nozue, Hiroshi Nozue</creator><scope>AAYXX</scope><scope>CITATION</scope></search><sort><creationdate>19971201</creationdate><title>0.15 µm Electron Beam Direct Writing for Gbit Dynamic Random Access Memory Fabrication</title><author>Nakajima, Ken ; Yamashita, Hiroshi ; Kojima, Yoshikatsu ; Hirasawa, Satomi ; Tamura, Takao ; Yamada, Yasuhisa ; Tokunaga, Kenichi ; Ema, Takahiro ; Kondoh, Kenji ; Naka Onoda, Naka Onoda ; Hiroshi Nozue, Hiroshi Nozue</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c1460-dea67b65012cca35557927474a6abf3441107c1ea555c33c9df9241ec0985a203</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>1997</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Nakajima, Ken</creatorcontrib><creatorcontrib>Yamashita, Hiroshi</creatorcontrib><creatorcontrib>Kojima, Yoshikatsu</creatorcontrib><creatorcontrib>Hirasawa, Satomi</creatorcontrib><creatorcontrib>Tamura, Takao</creatorcontrib><creatorcontrib>Yamada, Yasuhisa</creatorcontrib><creatorcontrib>Tokunaga, Kenichi</creatorcontrib><creatorcontrib>Ema, Takahiro</creatorcontrib><creatorcontrib>Kondoh, Kenji</creatorcontrib><creatorcontrib>Naka Onoda, Naka Onoda</creatorcontrib><creatorcontrib>Hiroshi Nozue, Hiroshi Nozue</creatorcontrib><collection>CrossRef</collection><jtitle>Japanese Journal of Applied Physics</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Nakajima, Ken</au><au>Yamashita, Hiroshi</au><au>Kojima, Yoshikatsu</au><au>Hirasawa, Satomi</au><au>Tamura, Takao</au><au>Yamada, Yasuhisa</au><au>Tokunaga, Kenichi</au><au>Ema, Takahiro</au><au>Kondoh, Kenji</au><au>Naka Onoda, Naka Onoda</au><au>Hiroshi Nozue, Hiroshi Nozue</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>0.15 µm Electron Beam Direct Writing for Gbit Dynamic Random Access Memory Fabrication</atitle><jtitle>Japanese Journal of Applied Physics</jtitle><date>1997-12-01</date><risdate>1997</risdate><volume>36</volume><issue>12S</issue><spage>7535</spage><pages>7535-</pages><issn>0021-4922</issn><eissn>1347-4065</eissn><abstract>This paper describes 0.15 µ m electron beam (EB) direct writing techniques for Gbit dynamic random access memory (DRAM) fabrication. In order to use EB direct writing for reliable fine pattern fabrication on the 0.15 µ m level, an EB direct writing system technique, a resist process technique, a cell projection (CP) mask preparation technique, which is indispensable for improving the writing throughput, and a data preparation technique with proximity effect correction must be improved respectively and combined successfully. The proximity effect correction for all fine patterns in a full-scale DRAM chip is especially important for achieving a CD accuracy of less than 0.02 µ m, which is required for device fabrication and margin. For obtaining the reliable shot stitching accuracy between CP and variably shaped (VS) EB writings, we adopted the cross-correlation method, which was used to decide the size and center position of the CP shot. A single-layer resist system without an over-coated conducting layer was used for reliable device fabrication. In addition, for improving the CD accuracy for all 0.15 µ m designed patterns in a full-scale chip, we developed a data partition process suitable for CP mask pattern data and an improved 1-dimenshinal(1-D) calculation method for proximity effect correction. Utilizing these techniques, the full-scale 4Gbit DRAM, which was designed with 0.15 µ m minimum feature size, was fabricated successfully with 0.05 µ m (| mean|+3σ) overlay accuracy, 0.02 µ m (| mean+3σ) stitching accuracy, and less than 0.02 µ m (3σ) CD accuracy, all of which were sufficient for the required device fabrication.</abstract><doi>10.1143/JJAP.36.7535</doi></addata></record>
fulltext fulltext
identifier ISSN: 0021-4922
ispartof Japanese Journal of Applied Physics, 1997-12, Vol.36 (12S), p.7535
issn 0021-4922
1347-4065
language eng
recordid cdi_crossref_primary_10_1143_JJAP_36_7535
source IOP Publishing Journals; Institute of Physics (IOP) Journals - HEAL-Link
title 0.15 µm Electron Beam Direct Writing for Gbit Dynamic Random Access Memory Fabrication
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T18%3A20%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=0.15%20%C2%B5m%20Electron%20Beam%20Direct%20Writing%20for%20Gbit%20Dynamic%20Random%20Access%20Memory%20Fabrication&rft.jtitle=Japanese%20Journal%20of%20Applied%20Physics&rft.au=Nakajima,%20Ken&rft.date=1997-12-01&rft.volume=36&rft.issue=12S&rft.spage=7535&rft.pages=7535-&rft.issn=0021-4922&rft.eissn=1347-4065&rft_id=info:doi/10.1143/JJAP.36.7535&rft_dat=%3Ccrossref%3E10_1143_JJAP_36_7535%3C/crossref%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true