A JESD204B-Compliant Architecture for Remote and Deterministic-Latency Operation
High-speed analog-to-digital converters (ADCs) are key components in a huge variety of systems, including trigger and data acquisition (TDAQ) systems of nuclear and subnuclear physics experiments. Over the last decades, the sample rate and dynamic range of high-speed ADCs underwent a continuous grow...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on nuclear science 2017-06, Vol.64 (6), p.1225-1231 |
---|---|
Hauptverfasser: | , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 1231 |
---|---|
container_issue | 6 |
container_start_page | 1225 |
container_title | IEEE transactions on nuclear science |
container_volume | 64 |
creator | Giordano, Raffaele Izzo, Vincenzo Perrella, Sabrina Aloisio, Alberto |
description | High-speed analog-to-digital converters (ADCs) are key components in a huge variety of systems, including trigger and data acquisition (TDAQ) systems of nuclear and subnuclear physics experiments. Over the last decades, the sample rate and dynamic range of high-speed ADCs underwent a continuous growth, and it required the development of suitable interface protocols, such as the new JESD204B serial interface protocol. In this paper, we present an original JESD204B-compliant architecture we designed, which is able to operate an ADC in a remote fashion. Our design includes a deterministic-latency high-speed serial link, which is the only connection between the local and remote logic of the architecture and which preserves the deterministic timing features of the protocol. By means of our solution, it is possible to read data out of several converters, even remote to each other, and keep them operating synchronously. Our link also supports forward error correction (FEC) capabilities, in the view of the operation in radiation areas (e.g., on-detector in TDAQ systems). We describe an implementation of our concept in a latest generation field programmable gate array (Xilinx Kintex-7 325T) for reading data from a high-speed JESD204B-compliant ADC. We present measurements of the jitter of JESD204B timing-critical signals forwarded over the link and of latency determinism of the FEC-protected link. |
doi_str_mv | 10.1109/TNS.2017.2655569 |
format | Article |
fullrecord | <record><control><sourceid>proquest_cross</sourceid><recordid>TN_cdi_crossref_primary_10_1109_TNS_2017_2655569</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>7828110</ieee_id><sourcerecordid>1916012026</sourcerecordid><originalsourceid>FETCH-LOGICAL-c333t-be042fbb91073395405dc9501e4147646ac173576cc731fc5c3b4a19065088403</originalsourceid><addsrcrecordid>eNo9kEtLw0AUhQdRsFb3gpuA69R7M6_Msrb1RbFi63qYTG8wpU3iZLrovzfS4upy4DvnwsfYLcIIEczD6n05ygD1KFNSSmXO2AClzFOUOj9nAwDMUyOMuWRXXbfpo5AgB-xjnLzNltMMxGM6aXbttnJ1TMbBf1eRfNwHSsomJJ-0ayIlrl4nU4oUdlVddbHy6dxFqv0hWbQUXKya-ppdlG7b0c3pDtnX02w1eUnni-fXyXiees55TAsCkZVFYRA050YKkGtvJCAJFFoJ5TxqLrXyXnMsvfS8EA4NKAl5LoAP2f1xtw3Nz566aDfNPtT9S4sGFWAGmeopOFI-NF0XqLRtqHYuHCyC_fNme2_2z5s9eesrd8dKRUT_uM6zvOf5L1DdZn4</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>1916012026</pqid></control><display><type>article</type><title>A JESD204B-Compliant Architecture for Remote and Deterministic-Latency Operation</title><source>IEEE Electronic Library (IEL)</source><creator>Giordano, Raffaele ; Izzo, Vincenzo ; Perrella, Sabrina ; Aloisio, Alberto</creator><creatorcontrib>Giordano, Raffaele ; Izzo, Vincenzo ; Perrella, Sabrina ; Aloisio, Alberto</creatorcontrib><description>High-speed analog-to-digital converters (ADCs) are key components in a huge variety of systems, including trigger and data acquisition (TDAQ) systems of nuclear and subnuclear physics experiments. Over the last decades, the sample rate and dynamic range of high-speed ADCs underwent a continuous growth, and it required the development of suitable interface protocols, such as the new JESD204B serial interface protocol. In this paper, we present an original JESD204B-compliant architecture we designed, which is able to operate an ADC in a remote fashion. Our design includes a deterministic-latency high-speed serial link, which is the only connection between the local and remote logic of the architecture and which preserves the deterministic timing features of the protocol. By means of our solution, it is possible to read data out of several converters, even remote to each other, and keep them operating synchronously. Our link also supports forward error correction (FEC) capabilities, in the view of the operation in radiation areas (e.g., on-detector in TDAQ systems). We describe an implementation of our concept in a latest generation field programmable gate array (Xilinx Kintex-7 325T) for reading data from a high-speed JESD204B-compliant ADC. We present measurements of the jitter of JESD204B timing-critical signals forwarded over the link and of latency determinism of the FEC-protected link.</description><identifier>ISSN: 0018-9499</identifier><identifier>EISSN: 1558-1578</identifier><identifier>DOI: 10.1109/TNS.2017.2655569</identifier><identifier>CODEN: IETNAE</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Analog to digital conversion ; Analog to digital converters ; Analog-to-digital converter (ADC) ; application-specific integrated circuit (ASIC) ; Clocks ; Data acquisition ; Dynamic range ; Error correction ; field programmable gate array (FPGA) ; Field programmable gate arrays ; High speed ; JESD204B ; Latency ; Physics ; Protocols ; Radiation ; Receivers ; Synchronization ; Transmitters ; Vibration</subject><ispartof>IEEE transactions on nuclear science, 2017-06, Vol.64 (6), p.1225-1231</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2017</rights><lds50>peer_reviewed</lds50><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c333t-be042fbb91073395405dc9501e4147646ac173576cc731fc5c3b4a19065088403</citedby><cites>FETCH-LOGICAL-c333t-be042fbb91073395405dc9501e4147646ac173576cc731fc5c3b4a19065088403</cites><orcidid>0000-0002-5496-7247</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/7828110$$EHTML$$P50$$Gieee$$Hfree_for_read</linktohtml><link.rule.ids>314,780,784,796,27924,27925,54758</link.rule.ids></links><search><creatorcontrib>Giordano, Raffaele</creatorcontrib><creatorcontrib>Izzo, Vincenzo</creatorcontrib><creatorcontrib>Perrella, Sabrina</creatorcontrib><creatorcontrib>Aloisio, Alberto</creatorcontrib><title>A JESD204B-Compliant Architecture for Remote and Deterministic-Latency Operation</title><title>IEEE transactions on nuclear science</title><addtitle>TNS</addtitle><description>High-speed analog-to-digital converters (ADCs) are key components in a huge variety of systems, including trigger and data acquisition (TDAQ) systems of nuclear and subnuclear physics experiments. Over the last decades, the sample rate and dynamic range of high-speed ADCs underwent a continuous growth, and it required the development of suitable interface protocols, such as the new JESD204B serial interface protocol. In this paper, we present an original JESD204B-compliant architecture we designed, which is able to operate an ADC in a remote fashion. Our design includes a deterministic-latency high-speed serial link, which is the only connection between the local and remote logic of the architecture and which preserves the deterministic timing features of the protocol. By means of our solution, it is possible to read data out of several converters, even remote to each other, and keep them operating synchronously. Our link also supports forward error correction (FEC) capabilities, in the view of the operation in radiation areas (e.g., on-detector in TDAQ systems). We describe an implementation of our concept in a latest generation field programmable gate array (Xilinx Kintex-7 325T) for reading data from a high-speed JESD204B-compliant ADC. We present measurements of the jitter of JESD204B timing-critical signals forwarded over the link and of latency determinism of the FEC-protected link.</description><subject>Analog to digital conversion</subject><subject>Analog to digital converters</subject><subject>Analog-to-digital converter (ADC)</subject><subject>application-specific integrated circuit (ASIC)</subject><subject>Clocks</subject><subject>Data acquisition</subject><subject>Dynamic range</subject><subject>Error correction</subject><subject>field programmable gate array (FPGA)</subject><subject>Field programmable gate arrays</subject><subject>High speed</subject><subject>JESD204B</subject><subject>Latency</subject><subject>Physics</subject><subject>Protocols</subject><subject>Radiation</subject><subject>Receivers</subject><subject>Synchronization</subject><subject>Transmitters</subject><subject>Vibration</subject><issn>0018-9499</issn><issn>1558-1578</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2017</creationdate><recordtype>article</recordtype><sourceid>ESBDL</sourceid><sourceid>RIE</sourceid><recordid>eNo9kEtLw0AUhQdRsFb3gpuA69R7M6_Msrb1RbFi63qYTG8wpU3iZLrovzfS4upy4DvnwsfYLcIIEczD6n05ygD1KFNSSmXO2AClzFOUOj9nAwDMUyOMuWRXXbfpo5AgB-xjnLzNltMMxGM6aXbttnJ1TMbBf1eRfNwHSsomJJ-0ayIlrl4nU4oUdlVddbHy6dxFqv0hWbQUXKya-ppdlG7b0c3pDtnX02w1eUnni-fXyXiees55TAsCkZVFYRA050YKkGtvJCAJFFoJ5TxqLrXyXnMsvfS8EA4NKAl5LoAP2f1xtw3Nz566aDfNPtT9S4sGFWAGmeopOFI-NF0XqLRtqHYuHCyC_fNme2_2z5s9eesrd8dKRUT_uM6zvOf5L1DdZn4</recordid><startdate>20170601</startdate><enddate>20170601</enddate><creator>Giordano, Raffaele</creator><creator>Izzo, Vincenzo</creator><creator>Perrella, Sabrina</creator><creator>Aloisio, Alberto</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>ESBDL</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7QF</scope><scope>7QL</scope><scope>7QQ</scope><scope>7SC</scope><scope>7SE</scope><scope>7SP</scope><scope>7SR</scope><scope>7T7</scope><scope>7TA</scope><scope>7TB</scope><scope>7U5</scope><scope>7U9</scope><scope>8BQ</scope><scope>8FD</scope><scope>C1K</scope><scope>F28</scope><scope>FR3</scope><scope>H8D</scope><scope>H94</scope><scope>JG9</scope><scope>JQ2</scope><scope>KR7</scope><scope>L7M</scope><scope>L~C</scope><scope>L~D</scope><scope>M7N</scope><scope>P64</scope><orcidid>https://orcid.org/0000-0002-5496-7247</orcidid></search><sort><creationdate>20170601</creationdate><title>A JESD204B-Compliant Architecture for Remote and Deterministic-Latency Operation</title><author>Giordano, Raffaele ; Izzo, Vincenzo ; Perrella, Sabrina ; Aloisio, Alberto</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c333t-be042fbb91073395405dc9501e4147646ac173576cc731fc5c3b4a19065088403</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2017</creationdate><topic>Analog to digital conversion</topic><topic>Analog to digital converters</topic><topic>Analog-to-digital converter (ADC)</topic><topic>application-specific integrated circuit (ASIC)</topic><topic>Clocks</topic><topic>Data acquisition</topic><topic>Dynamic range</topic><topic>Error correction</topic><topic>field programmable gate array (FPGA)</topic><topic>Field programmable gate arrays</topic><topic>High speed</topic><topic>JESD204B</topic><topic>Latency</topic><topic>Physics</topic><topic>Protocols</topic><topic>Radiation</topic><topic>Receivers</topic><topic>Synchronization</topic><topic>Transmitters</topic><topic>Vibration</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Giordano, Raffaele</creatorcontrib><creatorcontrib>Izzo, Vincenzo</creatorcontrib><creatorcontrib>Perrella, Sabrina</creatorcontrib><creatorcontrib>Aloisio, Alberto</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE Open Access Journals</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998–Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Aluminium Industry Abstracts</collection><collection>Bacteriology Abstracts (Microbiology B)</collection><collection>Ceramic Abstracts</collection><collection>Computer and Information Systems Abstracts</collection><collection>Corrosion Abstracts</collection><collection>Electronics & Communications Abstracts</collection><collection>Engineered Materials Abstracts</collection><collection>Industrial and Applied Microbiology Abstracts (Microbiology A)</collection><collection>Materials Business File</collection><collection>Mechanical & Transportation Engineering Abstracts</collection><collection>Solid State and Superconductivity Abstracts</collection><collection>Virology and AIDS Abstracts</collection><collection>METADEX</collection><collection>Technology Research Database</collection><collection>Environmental Sciences and Pollution Management</collection><collection>ANTE: Abstracts in New Technology & Engineering</collection><collection>Engineering Research Database</collection><collection>Aerospace Database</collection><collection>AIDS and Cancer Research Abstracts</collection><collection>Materials Research Database</collection><collection>ProQuest Computer Science Collection</collection><collection>Civil Engineering Abstracts</collection><collection>Advanced Technologies Database with Aerospace</collection><collection>Computer and Information Systems Abstracts Academic</collection><collection>Computer and Information Systems Abstracts Professional</collection><collection>Algology Mycology and Protozoology Abstracts (Microbiology C)</collection><collection>Biotechnology and BioEngineering Abstracts</collection><jtitle>IEEE transactions on nuclear science</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Giordano, Raffaele</au><au>Izzo, Vincenzo</au><au>Perrella, Sabrina</au><au>Aloisio, Alberto</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>A JESD204B-Compliant Architecture for Remote and Deterministic-Latency Operation</atitle><jtitle>IEEE transactions on nuclear science</jtitle><stitle>TNS</stitle><date>2017-06-01</date><risdate>2017</risdate><volume>64</volume><issue>6</issue><spage>1225</spage><epage>1231</epage><pages>1225-1231</pages><issn>0018-9499</issn><eissn>1558-1578</eissn><coden>IETNAE</coden><abstract>High-speed analog-to-digital converters (ADCs) are key components in a huge variety of systems, including trigger and data acquisition (TDAQ) systems of nuclear and subnuclear physics experiments. Over the last decades, the sample rate and dynamic range of high-speed ADCs underwent a continuous growth, and it required the development of suitable interface protocols, such as the new JESD204B serial interface protocol. In this paper, we present an original JESD204B-compliant architecture we designed, which is able to operate an ADC in a remote fashion. Our design includes a deterministic-latency high-speed serial link, which is the only connection between the local and remote logic of the architecture and which preserves the deterministic timing features of the protocol. By means of our solution, it is possible to read data out of several converters, even remote to each other, and keep them operating synchronously. Our link also supports forward error correction (FEC) capabilities, in the view of the operation in radiation areas (e.g., on-detector in TDAQ systems). We describe an implementation of our concept in a latest generation field programmable gate array (Xilinx Kintex-7 325T) for reading data from a high-speed JESD204B-compliant ADC. We present measurements of the jitter of JESD204B timing-critical signals forwarded over the link and of latency determinism of the FEC-protected link.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TNS.2017.2655569</doi><tpages>7</tpages><orcidid>https://orcid.org/0000-0002-5496-7247</orcidid><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | ISSN: 0018-9499 |
ispartof | IEEE transactions on nuclear science, 2017-06, Vol.64 (6), p.1225-1231 |
issn | 0018-9499 1558-1578 |
language | eng |
recordid | cdi_crossref_primary_10_1109_TNS_2017_2655569 |
source | IEEE Electronic Library (IEL) |
subjects | Analog to digital conversion Analog to digital converters Analog-to-digital converter (ADC) application-specific integrated circuit (ASIC) Clocks Data acquisition Dynamic range Error correction field programmable gate array (FPGA) Field programmable gate arrays High speed JESD204B Latency Physics Protocols Radiation Receivers Synchronization Transmitters Vibration |
title | A JESD204B-Compliant Architecture for Remote and Deterministic-Latency Operation |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-20T09%3A42%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_cross&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=A%20JESD204B-Compliant%20Architecture%20for%20Remote%20and%20Deterministic-Latency%20Operation&rft.jtitle=IEEE%20transactions%20on%20nuclear%20science&rft.au=Giordano,%20Raffaele&rft.date=2017-06-01&rft.volume=64&rft.issue=6&rft.spage=1225&rft.epage=1231&rft.pages=1225-1231&rft.issn=0018-9499&rft.eissn=1558-1578&rft.coden=IETNAE&rft_id=info:doi/10.1109/TNS.2017.2655569&rft_dat=%3Cproquest_cross%3E1916012026%3C/proquest_cross%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=1916012026&rft_id=info:pmid/&rft_ieee_id=7828110&rfr_iscdi=true |