Improved SEED Modeling of an ESD Discharge to a USB Cable
Integrated circuits (ICs) connected to a universal serial bus (USB) interface require robust electrostatic discharge (ESD) protection strategies due to the nature of the high-speed interface and the regular access by users. System-efficient ESD design (SEED) simulations can help predict the level of...
Gespeichert in:
Veröffentlicht in: | IEEE transactions on electromagnetic compatibility 2023-06, Vol.65 (3), p.625-633 |
---|---|
Hauptverfasser: | , , , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 633 |
---|---|
container_issue | 3 |
container_start_page | 625 |
container_title | IEEE transactions on electromagnetic compatibility |
container_volume | 65 |
creator | Xu, Yang Zhou, Jianchi Bub, Sergej Holland, Steffen Meiguni, Javad Soleiman Pommerenke, David Beetner, Daryl G. |
description | Integrated circuits (ICs) connected to a universal serial bus (USB) interface require robust electrostatic discharge (ESD) protection strategies due to the nature of the high-speed interface and the regular access by users. System-efficient ESD design (SEED) simulations can help predict the level of ESD stress seen by the IC when protected by a transient voltage suppressor (TVS). In the following paper, previously developed models were improved to predict the voltage and current seen by a TVS and an on-chip protection diode when an ESD gun was discharged to one USB cable pin. Models were improved, in part, by accurately modeling the conductivity modulation within the behavioral TVS model and by using a measured equivalent source to represent the complex interaction between the ESD gun, USB cable, and enclosure. The response of the TVS and on-chip diode was studied in simulation and measurement for several cable configurations and when adding passive components between the TVS and on-chip diode. Simulations predicted peak and quasi-static voltages and currents at the TVS and on-chip diode within 30% of those seen in measurements. The proposed modeling process can help engineers to evaluate and optimize the effectiveness of their ESD protection strategies under complicated test conditions. |
doi_str_mv | 10.1109/TEMC.2022.3232616 |
format | Article |
fullrecord | <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_crossref_primary_10_1109_TEMC_2022_3232616</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>10007719</ieee_id><sourcerecordid>2825599083</sourcerecordid><originalsourceid>FETCH-LOGICAL-c294t-d1eacec3c4524471edf0ed4ee2e7447c95f1940ff99fa304c416d4945497fce53</originalsourceid><addsrcrecordid>eNpNkMtKAzEUhoMoWKsPILgIuJ6ak0szWep01EKLi7bgLsTMSZ3SdmrSCr69KXXh6vDDfzl8hNwCGwAw8zCvp9WAM84Hggs-hOEZ6YFSZQGlfj8nPcagLIzQ6pJcpbTKUiouesSMN7vYfWNDZ3U9otOuwXW7XdIuULel9WxER23yny4uke476uhi9kQr97HGa3IR3Drhzd_tk8VzPa9ei8nby7h6nBSeG7kvGkDn0Quf96TUgE1g2EhEjjprb1QAI1kIxgQnmPQSho00Ukmjg0cl-uT-1Jv__Dpg2ttVd4jbPGl5yZUyhpUiu-Dk8rFLKWKwu9huXPyxwOyRkD0SskdC9o9QztydMi0i_vMzpjUY8QujyF8O</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2825599083</pqid></control><display><type>article</type><title>Improved SEED Modeling of an ESD Discharge to a USB Cable</title><source>IEEE Electronic Library (IEL)</source><creator>Xu, Yang ; Zhou, Jianchi ; Bub, Sergej ; Holland, Steffen ; Meiguni, Javad Soleiman ; Pommerenke, David ; Beetner, Daryl G.</creator><creatorcontrib>Xu, Yang ; Zhou, Jianchi ; Bub, Sergej ; Holland, Steffen ; Meiguni, Javad Soleiman ; Pommerenke, David ; Beetner, Daryl G.</creatorcontrib><description>Integrated circuits (ICs) connected to a universal serial bus (USB) interface require robust electrostatic discharge (ESD) protection strategies due to the nature of the high-speed interface and the regular access by users. System-efficient ESD design (SEED) simulations can help predict the level of ESD stress seen by the IC when protected by a transient voltage suppressor (TVS). In the following paper, previously developed models were improved to predict the voltage and current seen by a TVS and an on-chip protection diode when an ESD gun was discharged to one USB cable pin. Models were improved, in part, by accurately modeling the conductivity modulation within the behavioral TVS model and by using a measured equivalent source to represent the complex interaction between the ESD gun, USB cable, and enclosure. The response of the TVS and on-chip diode was studied in simulation and measurement for several cable configurations and when adding passive components between the TVS and on-chip diode. Simulations predicted peak and quasi-static voltages and currents at the TVS and on-chip diode within 30% of those seen in measurements. The proposed modeling process can help engineers to evaluate and optimize the effectiveness of their ESD protection strategies under complicated test conditions.</description><identifier>ISSN: 0018-9375</identifier><identifier>EISSN: 1558-187X</identifier><identifier>DOI: 10.1109/TEMC.2022.3232616</identifier><identifier>CODEN: IEMCAE</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Cable TV ; Conductivity ; Data buses ; Electric potential ; Electrostatic discharge (ESD) ; Electrostatic discharges ; Integrated circuit modeling ; Integrated circuits ; modeling ; Modelling ; Modulation ; Passive components ; Simulation ; system-efficient ESD design (SEED) ; system-level ESD ; System-on-chip ; transient voltage suppressor (TVS) ; Universal Serial Bus ; universal serial bus (USB) ; Voltage</subject><ispartof>IEEE transactions on electromagnetic compatibility, 2023-06, Vol.65 (3), p.625-633</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2023</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><citedby>FETCH-LOGICAL-c294t-d1eacec3c4524471edf0ed4ee2e7447c95f1940ff99fa304c416d4945497fce53</citedby><cites>FETCH-LOGICAL-c294t-d1eacec3c4524471edf0ed4ee2e7447c95f1940ff99fa304c416d4945497fce53</cites><orcidid>0000-0002-3777-1218 ; 0000-0001-8595-5209 ; 0000-0003-1900-7520 ; 0000-0002-3149-4133 ; 0000-0003-2871-1616 ; 0000-0002-0649-8159</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/10007719$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,776,780,792,27903,27904,54736</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/10007719$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Xu, Yang</creatorcontrib><creatorcontrib>Zhou, Jianchi</creatorcontrib><creatorcontrib>Bub, Sergej</creatorcontrib><creatorcontrib>Holland, Steffen</creatorcontrib><creatorcontrib>Meiguni, Javad Soleiman</creatorcontrib><creatorcontrib>Pommerenke, David</creatorcontrib><creatorcontrib>Beetner, Daryl G.</creatorcontrib><title>Improved SEED Modeling of an ESD Discharge to a USB Cable</title><title>IEEE transactions on electromagnetic compatibility</title><addtitle>TEMC</addtitle><description>Integrated circuits (ICs) connected to a universal serial bus (USB) interface require robust electrostatic discharge (ESD) protection strategies due to the nature of the high-speed interface and the regular access by users. System-efficient ESD design (SEED) simulations can help predict the level of ESD stress seen by the IC when protected by a transient voltage suppressor (TVS). In the following paper, previously developed models were improved to predict the voltage and current seen by a TVS and an on-chip protection diode when an ESD gun was discharged to one USB cable pin. Models were improved, in part, by accurately modeling the conductivity modulation within the behavioral TVS model and by using a measured equivalent source to represent the complex interaction between the ESD gun, USB cable, and enclosure. The response of the TVS and on-chip diode was studied in simulation and measurement for several cable configurations and when adding passive components between the TVS and on-chip diode. Simulations predicted peak and quasi-static voltages and currents at the TVS and on-chip diode within 30% of those seen in measurements. The proposed modeling process can help engineers to evaluate and optimize the effectiveness of their ESD protection strategies under complicated test conditions.</description><subject>Cable TV</subject><subject>Conductivity</subject><subject>Data buses</subject><subject>Electric potential</subject><subject>Electrostatic discharge (ESD)</subject><subject>Electrostatic discharges</subject><subject>Integrated circuit modeling</subject><subject>Integrated circuits</subject><subject>modeling</subject><subject>Modelling</subject><subject>Modulation</subject><subject>Passive components</subject><subject>Simulation</subject><subject>system-efficient ESD design (SEED)</subject><subject>system-level ESD</subject><subject>System-on-chip</subject><subject>transient voltage suppressor (TVS)</subject><subject>Universal Serial Bus</subject><subject>universal serial bus (USB)</subject><subject>Voltage</subject><issn>0018-9375</issn><issn>1558-187X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2023</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNpNkMtKAzEUhoMoWKsPILgIuJ6ak0szWep01EKLi7bgLsTMSZ3SdmrSCr69KXXh6vDDfzl8hNwCGwAw8zCvp9WAM84Hggs-hOEZ6YFSZQGlfj8nPcagLIzQ6pJcpbTKUiouesSMN7vYfWNDZ3U9otOuwXW7XdIuULel9WxER23yny4uke476uhi9kQr97HGa3IR3Drhzd_tk8VzPa9ei8nby7h6nBSeG7kvGkDn0Quf96TUgE1g2EhEjjprb1QAI1kIxgQnmPQSho00Ukmjg0cl-uT-1Jv__Dpg2ttVd4jbPGl5yZUyhpUiu-Dk8rFLKWKwu9huXPyxwOyRkD0SskdC9o9QztydMi0i_vMzpjUY8QujyF8O</recordid><startdate>20230601</startdate><enddate>20230601</enddate><creator>Xu, Yang</creator><creator>Zhou, Jianchi</creator><creator>Bub, Sergej</creator><creator>Holland, Steffen</creator><creator>Meiguni, Javad Soleiman</creator><creator>Pommerenke, David</creator><creator>Beetner, Daryl G.</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><orcidid>https://orcid.org/0000-0002-3777-1218</orcidid><orcidid>https://orcid.org/0000-0001-8595-5209</orcidid><orcidid>https://orcid.org/0000-0003-1900-7520</orcidid><orcidid>https://orcid.org/0000-0002-3149-4133</orcidid><orcidid>https://orcid.org/0000-0003-2871-1616</orcidid><orcidid>https://orcid.org/0000-0002-0649-8159</orcidid></search><sort><creationdate>20230601</creationdate><title>Improved SEED Modeling of an ESD Discharge to a USB Cable</title><author>Xu, Yang ; Zhou, Jianchi ; Bub, Sergej ; Holland, Steffen ; Meiguni, Javad Soleiman ; Pommerenke, David ; Beetner, Daryl G.</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c294t-d1eacec3c4524471edf0ed4ee2e7447c95f1940ff99fa304c416d4945497fce53</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2023</creationdate><topic>Cable TV</topic><topic>Conductivity</topic><topic>Data buses</topic><topic>Electric potential</topic><topic>Electrostatic discharge (ESD)</topic><topic>Electrostatic discharges</topic><topic>Integrated circuit modeling</topic><topic>Integrated circuits</topic><topic>modeling</topic><topic>Modelling</topic><topic>Modulation</topic><topic>Passive components</topic><topic>Simulation</topic><topic>system-efficient ESD design (SEED)</topic><topic>system-level ESD</topic><topic>System-on-chip</topic><topic>transient voltage suppressor (TVS)</topic><topic>Universal Serial Bus</topic><topic>universal serial bus (USB)</topic><topic>Voltage</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Xu, Yang</creatorcontrib><creatorcontrib>Zhou, Jianchi</creatorcontrib><creatorcontrib>Bub, Sergej</creatorcontrib><creatorcontrib>Holland, Steffen</creatorcontrib><creatorcontrib>Meiguni, Javad Soleiman</creatorcontrib><creatorcontrib>Pommerenke, David</creatorcontrib><creatorcontrib>Beetner, Daryl G.</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics & Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>IEEE transactions on electromagnetic compatibility</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Xu, Yang</au><au>Zhou, Jianchi</au><au>Bub, Sergej</au><au>Holland, Steffen</au><au>Meiguni, Javad Soleiman</au><au>Pommerenke, David</au><au>Beetner, Daryl G.</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Improved SEED Modeling of an ESD Discharge to a USB Cable</atitle><jtitle>IEEE transactions on electromagnetic compatibility</jtitle><stitle>TEMC</stitle><date>2023-06-01</date><risdate>2023</risdate><volume>65</volume><issue>3</issue><spage>625</spage><epage>633</epage><pages>625-633</pages><issn>0018-9375</issn><eissn>1558-187X</eissn><coden>IEMCAE</coden><abstract>Integrated circuits (ICs) connected to a universal serial bus (USB) interface require robust electrostatic discharge (ESD) protection strategies due to the nature of the high-speed interface and the regular access by users. System-efficient ESD design (SEED) simulations can help predict the level of ESD stress seen by the IC when protected by a transient voltage suppressor (TVS). In the following paper, previously developed models were improved to predict the voltage and current seen by a TVS and an on-chip protection diode when an ESD gun was discharged to one USB cable pin. Models were improved, in part, by accurately modeling the conductivity modulation within the behavioral TVS model and by using a measured equivalent source to represent the complex interaction between the ESD gun, USB cable, and enclosure. The response of the TVS and on-chip diode was studied in simulation and measurement for several cable configurations and when adding passive components between the TVS and on-chip diode. Simulations predicted peak and quasi-static voltages and currents at the TVS and on-chip diode within 30% of those seen in measurements. The proposed modeling process can help engineers to evaluate and optimize the effectiveness of their ESD protection strategies under complicated test conditions.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TEMC.2022.3232616</doi><tpages>9</tpages><orcidid>https://orcid.org/0000-0002-3777-1218</orcidid><orcidid>https://orcid.org/0000-0001-8595-5209</orcidid><orcidid>https://orcid.org/0000-0003-1900-7520</orcidid><orcidid>https://orcid.org/0000-0002-3149-4133</orcidid><orcidid>https://orcid.org/0000-0003-2871-1616</orcidid><orcidid>https://orcid.org/0000-0002-0649-8159</orcidid></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | ISSN: 0018-9375 |
ispartof | IEEE transactions on electromagnetic compatibility, 2023-06, Vol.65 (3), p.625-633 |
issn | 0018-9375 1558-187X |
language | eng |
recordid | cdi_crossref_primary_10_1109_TEMC_2022_3232616 |
source | IEEE Electronic Library (IEL) |
subjects | Cable TV Conductivity Data buses Electric potential Electrostatic discharge (ESD) Electrostatic discharges Integrated circuit modeling Integrated circuits modeling Modelling Modulation Passive components Simulation system-efficient ESD design (SEED) system-level ESD System-on-chip transient voltage suppressor (TVS) Universal Serial Bus universal serial bus (USB) Voltage |
title | Improved SEED Modeling of an ESD Discharge to a USB Cable |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T01%3A37%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Improved%20SEED%20Modeling%20of%20an%20ESD%20Discharge%20to%20a%20USB%20Cable&rft.jtitle=IEEE%20transactions%20on%20electromagnetic%20compatibility&rft.au=Xu,%20Yang&rft.date=2023-06-01&rft.volume=65&rft.issue=3&rft.spage=625&rft.epage=633&rft.pages=625-633&rft.issn=0018-9375&rft.eissn=1558-187X&rft.coden=IEMCAE&rft_id=info:doi/10.1109/TEMC.2022.3232616&rft_dat=%3Cproquest_RIE%3E2825599083%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2825599083&rft_id=info:pmid/&rft_ieee_id=10007719&rfr_iscdi=true |