Optimization of Asymmetries in Source/Drain Configurations and Tapered Channels for Vertical-Transport Silicon Nanosheet FETs

This article presents a thorough investigation of the optimization of asymmetries in vertical-transport nanosheet field-effect transistors (VFETs), considering both asymmetric source/drain (S/D) structures and channel tapering. For asymmetric S/D configurations, n-type FETs (nFETs) exhibit smaller R...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:IEEE transactions on electron devices 2025-01, Vol.72 (1), p.75-82
Hauptverfasser: Jeong, Jinsu, Lee, Sanguk, Baek, Rock-Hyun
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 82
container_issue 1
container_start_page 75
container_title IEEE transactions on electron devices
container_volume 72
creator Jeong, Jinsu
Lee, Sanguk
Baek, Rock-Hyun
description This article presents a thorough investigation of the optimization of asymmetries in vertical-transport nanosheet field-effect transistors (VFETs), considering both asymmetric source/drain (S/D) structures and channel tapering. For asymmetric S/D configurations, n-type FETs (nFETs) exhibit smaller RC delay in the top-source (TopS) configuration, wherein the source has a shorter current path and less voltage drop. Conversely, p-type FETs (pFETs) exhibit smaller RC delay in the bottom-source (BotS) configuration owing to the dominant effect of asymmetric channel stress over the current path difference. Meanwhile, channel tapering significantly affects the optimization of asymmetric VFETs, especially for nFETs. Considering channel tapering, nFET with the smallest RC delay is the BotS configuration, in contrast to the untapered case, whereas BotS configuration is still the optimal structure for pFETs, regardless of the channel tapering. Finally, optimal structures of asymmetric VFETs are presented for various channel widths based on a comparison of the power-delay product (PDP). In nFETs, BotS configuration is optimal for wide channel widths; however, the TopS becomes superior as the channel width decreases in terms of PDP. Meanwhile, optimal structures for pFETs are BotS configurations regardless of the channel tapering and width. For various system-on-chip (SoC) applications, nFETs require a more detailed design than pFETs. Consequently, this study affords comprehensive insights for optimizing VFETs suitable for various applications.
doi_str_mv 10.1109/TED.2024.3496668
format Article
fullrecord <record><control><sourceid>proquest_RIE</sourceid><recordid>TN_cdi_crossref_primary_10_1109_TED_2024_3496668</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><ieee_id>10757349</ieee_id><sourcerecordid>3151266217</sourcerecordid><originalsourceid>FETCH-LOGICAL-c175t-265ed86fa435f41de6a9477c1c6864f859d59d44325c633fdbb5711847759fd23</originalsourceid><addsrcrecordid>eNpNkL1PwzAQxS0EEqWwMzBYYk4bxx9JxiotH1JFhwbWyE3O1FViBzsdisT_jks7IJ10utPv3dM9hO5JPCEkzqflYj5J4oRNKMuFENkFGhHO0ygXTFyiURyTLMppRq_Rjfe7MArGkhH6WfWD7vS3HLQ12Co884eug8Fp8FgbvLZ7V8N07mQYCmuU_ty7P9hjaRpcyh4cNLjYSmOg9VhZhz_ADbqWbVQ6aXxv3YDXutV1cHiTxvotwICfFqW_RVdKth7uzn2M3sO6eImWq-fXYraMapLyIUoEhyYTSjLKFSMNCJmzNK1JLTLBVMbzJhRjNOG1oFQ1mw1PCckCw3PVJHSMHk93e2e_9uCHahf-MsGyooSTRIiEpIGKT1TtrPcOVNU73Ul3qEhcHUOuQsjVMeTqHHKQPJwkGgD-4SlPA0J_AVYyeXE</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>3151266217</pqid></control><display><type>article</type><title>Optimization of Asymmetries in Source/Drain Configurations and Tapered Channels for Vertical-Transport Silicon Nanosheet FETs</title><source>IEEE Electronic Library (IEL)</source><creator>Jeong, Jinsu ; Lee, Sanguk ; Baek, Rock-Hyun</creator><creatorcontrib>Jeong, Jinsu ; Lee, Sanguk ; Baek, Rock-Hyun</creatorcontrib><description>This article presents a thorough investigation of the optimization of asymmetries in vertical-transport nanosheet field-effect transistors (VFETs), considering both asymmetric source/drain (S/D) structures and channel tapering. For asymmetric S/D configurations, n-type FETs (nFETs) exhibit smaller RC delay in the top-source (TopS) configuration, wherein the source has a shorter current path and less voltage drop. Conversely, p-type FETs (pFETs) exhibit smaller RC delay in the bottom-source (BotS) configuration owing to the dominant effect of asymmetric channel stress over the current path difference. Meanwhile, channel tapering significantly affects the optimization of asymmetric VFETs, especially for nFETs. Considering channel tapering, nFET with the smallest RC delay is the BotS configuration, in contrast to the untapered case, whereas BotS configuration is still the optimal structure for pFETs, regardless of the channel tapering. Finally, optimal structures of asymmetric VFETs are presented for various channel widths based on a comparison of the power-delay product (PDP). In nFETs, BotS configuration is optimal for wide channel widths; however, the TopS becomes superior as the channel width decreases in terms of PDP. Meanwhile, optimal structures for pFETs are BotS configurations regardless of the channel tapering and width. For various system-on-chip (SoC) applications, nFETs require a more detailed design than pFETs. Consequently, this study affords comprehensive insights for optimizing VFETs suitable for various applications.</description><identifier>ISSN: 0018-9383</identifier><identifier>EISSN: 1557-9646</identifier><identifier>DOI: 10.1109/TED.2024.3496668</identifier><identifier>CODEN: IETDAI</identifier><language>eng</language><publisher>New York: IEEE</publisher><subject>Asymmetric source/drain (S/D) structures ; asymmetric vertical-transport nanosheet field-effect transistor (VFET) ; Asymmetry ; channel tapering ; Configurations ; Delay ; Design optimization ; device optimization ; Electric potential ; Field effect transistors ; Gallium arsenide ; gate all around (GAA) ; Logic gates ; Mathematical models ; Nanoscale devices ; nanosheet (NS) ; Nanosheets ; Optimization ; Resistance ; Semiconductor devices ; Semiconductor process modeling ; Stress ; System on chip ; Tapering ; technology computer-aided design (TCAD) simulation ; VFET ; Voltage drop</subject><ispartof>IEEE transactions on electron devices, 2025-01, Vol.72 (1), p.75-82</ispartof><rights>Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2025</rights><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-LOGICAL-c175t-265ed86fa435f41de6a9477c1c6864f859d59d44325c633fdbb5711847759fd23</cites><orcidid>0000-0002-0000-6416 ; 0000-0002-8932-6626 ; 0000-0002-6175-8101</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://ieeexplore.ieee.org/document/10757349$$EHTML$$P50$$Gieee$$H</linktohtml><link.rule.ids>314,777,781,793,27905,27906,54739</link.rule.ids><linktorsrc>$$Uhttps://ieeexplore.ieee.org/document/10757349$$EView_record_in_IEEE$$FView_record_in_$$GIEEE</linktorsrc></links><search><creatorcontrib>Jeong, Jinsu</creatorcontrib><creatorcontrib>Lee, Sanguk</creatorcontrib><creatorcontrib>Baek, Rock-Hyun</creatorcontrib><title>Optimization of Asymmetries in Source/Drain Configurations and Tapered Channels for Vertical-Transport Silicon Nanosheet FETs</title><title>IEEE transactions on electron devices</title><addtitle>TED</addtitle><description>This article presents a thorough investigation of the optimization of asymmetries in vertical-transport nanosheet field-effect transistors (VFETs), considering both asymmetric source/drain (S/D) structures and channel tapering. For asymmetric S/D configurations, n-type FETs (nFETs) exhibit smaller RC delay in the top-source (TopS) configuration, wherein the source has a shorter current path and less voltage drop. Conversely, p-type FETs (pFETs) exhibit smaller RC delay in the bottom-source (BotS) configuration owing to the dominant effect of asymmetric channel stress over the current path difference. Meanwhile, channel tapering significantly affects the optimization of asymmetric VFETs, especially for nFETs. Considering channel tapering, nFET with the smallest RC delay is the BotS configuration, in contrast to the untapered case, whereas BotS configuration is still the optimal structure for pFETs, regardless of the channel tapering. Finally, optimal structures of asymmetric VFETs are presented for various channel widths based on a comparison of the power-delay product (PDP). In nFETs, BotS configuration is optimal for wide channel widths; however, the TopS becomes superior as the channel width decreases in terms of PDP. Meanwhile, optimal structures for pFETs are BotS configurations regardless of the channel tapering and width. For various system-on-chip (SoC) applications, nFETs require a more detailed design than pFETs. Consequently, this study affords comprehensive insights for optimizing VFETs suitable for various applications.</description><subject>Asymmetric source/drain (S/D) structures</subject><subject>asymmetric vertical-transport nanosheet field-effect transistor (VFET)</subject><subject>Asymmetry</subject><subject>channel tapering</subject><subject>Configurations</subject><subject>Delay</subject><subject>Design optimization</subject><subject>device optimization</subject><subject>Electric potential</subject><subject>Field effect transistors</subject><subject>Gallium arsenide</subject><subject>gate all around (GAA)</subject><subject>Logic gates</subject><subject>Mathematical models</subject><subject>Nanoscale devices</subject><subject>nanosheet (NS)</subject><subject>Nanosheets</subject><subject>Optimization</subject><subject>Resistance</subject><subject>Semiconductor devices</subject><subject>Semiconductor process modeling</subject><subject>Stress</subject><subject>System on chip</subject><subject>Tapering</subject><subject>technology computer-aided design (TCAD) simulation</subject><subject>VFET</subject><subject>Voltage drop</subject><issn>0018-9383</issn><issn>1557-9646</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2025</creationdate><recordtype>article</recordtype><sourceid>RIE</sourceid><recordid>eNpNkL1PwzAQxS0EEqWwMzBYYk4bxx9JxiotH1JFhwbWyE3O1FViBzsdisT_jks7IJ10utPv3dM9hO5JPCEkzqflYj5J4oRNKMuFENkFGhHO0ygXTFyiURyTLMppRq_Rjfe7MArGkhH6WfWD7vS3HLQ12Co884eug8Fp8FgbvLZ7V8N07mQYCmuU_ty7P9hjaRpcyh4cNLjYSmOg9VhZhz_ADbqWbVQ6aXxv3YDXutV1cHiTxvotwICfFqW_RVdKth7uzn2M3sO6eImWq-fXYraMapLyIUoEhyYTSjLKFSMNCJmzNK1JLTLBVMbzJhRjNOG1oFQ1mw1PCckCw3PVJHSMHk93e2e_9uCHahf-MsGyooSTRIiEpIGKT1TtrPcOVNU73Ul3qEhcHUOuQsjVMeTqHHKQPJwkGgD-4SlPA0J_AVYyeXE</recordid><startdate>20250101</startdate><enddate>20250101</enddate><creator>Jeong, Jinsu</creator><creator>Lee, Sanguk</creator><creator>Baek, Rock-Hyun</creator><general>IEEE</general><general>The Institute of Electrical and Electronics Engineers, Inc. (IEEE)</general><scope>97E</scope><scope>RIA</scope><scope>RIE</scope><scope>AAYXX</scope><scope>CITATION</scope><scope>7SP</scope><scope>8FD</scope><scope>L7M</scope><orcidid>https://orcid.org/0000-0002-0000-6416</orcidid><orcidid>https://orcid.org/0000-0002-8932-6626</orcidid><orcidid>https://orcid.org/0000-0002-6175-8101</orcidid></search><sort><creationdate>20250101</creationdate><title>Optimization of Asymmetries in Source/Drain Configurations and Tapered Channels for Vertical-Transport Silicon Nanosheet FETs</title><author>Jeong, Jinsu ; Lee, Sanguk ; Baek, Rock-Hyun</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-c175t-265ed86fa435f41de6a9477c1c6864f859d59d44325c633fdbb5711847759fd23</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2025</creationdate><topic>Asymmetric source/drain (S/D) structures</topic><topic>asymmetric vertical-transport nanosheet field-effect transistor (VFET)</topic><topic>Asymmetry</topic><topic>channel tapering</topic><topic>Configurations</topic><topic>Delay</topic><topic>Design optimization</topic><topic>device optimization</topic><topic>Electric potential</topic><topic>Field effect transistors</topic><topic>Gallium arsenide</topic><topic>gate all around (GAA)</topic><topic>Logic gates</topic><topic>Mathematical models</topic><topic>Nanoscale devices</topic><topic>nanosheet (NS)</topic><topic>Nanosheets</topic><topic>Optimization</topic><topic>Resistance</topic><topic>Semiconductor devices</topic><topic>Semiconductor process modeling</topic><topic>Stress</topic><topic>System on chip</topic><topic>Tapering</topic><topic>technology computer-aided design (TCAD) simulation</topic><topic>VFET</topic><topic>Voltage drop</topic><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Jeong, Jinsu</creatorcontrib><creatorcontrib>Lee, Sanguk</creatorcontrib><creatorcontrib>Baek, Rock-Hyun</creatorcontrib><collection>IEEE All-Society Periodicals Package (ASPP) 2005-present</collection><collection>IEEE All-Society Periodicals Package (ASPP) 1998-Present</collection><collection>IEEE Electronic Library (IEL)</collection><collection>CrossRef</collection><collection>Electronics &amp; Communications Abstracts</collection><collection>Technology Research Database</collection><collection>Advanced Technologies Database with Aerospace</collection><jtitle>IEEE transactions on electron devices</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Jeong, Jinsu</au><au>Lee, Sanguk</au><au>Baek, Rock-Hyun</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Optimization of Asymmetries in Source/Drain Configurations and Tapered Channels for Vertical-Transport Silicon Nanosheet FETs</atitle><jtitle>IEEE transactions on electron devices</jtitle><stitle>TED</stitle><date>2025-01-01</date><risdate>2025</risdate><volume>72</volume><issue>1</issue><spage>75</spage><epage>82</epage><pages>75-82</pages><issn>0018-9383</issn><eissn>1557-9646</eissn><coden>IETDAI</coden><abstract>This article presents a thorough investigation of the optimization of asymmetries in vertical-transport nanosheet field-effect transistors (VFETs), considering both asymmetric source/drain (S/D) structures and channel tapering. For asymmetric S/D configurations, n-type FETs (nFETs) exhibit smaller RC delay in the top-source (TopS) configuration, wherein the source has a shorter current path and less voltage drop. Conversely, p-type FETs (pFETs) exhibit smaller RC delay in the bottom-source (BotS) configuration owing to the dominant effect of asymmetric channel stress over the current path difference. Meanwhile, channel tapering significantly affects the optimization of asymmetric VFETs, especially for nFETs. Considering channel tapering, nFET with the smallest RC delay is the BotS configuration, in contrast to the untapered case, whereas BotS configuration is still the optimal structure for pFETs, regardless of the channel tapering. Finally, optimal structures of asymmetric VFETs are presented for various channel widths based on a comparison of the power-delay product (PDP). In nFETs, BotS configuration is optimal for wide channel widths; however, the TopS becomes superior as the channel width decreases in terms of PDP. Meanwhile, optimal structures for pFETs are BotS configurations regardless of the channel tapering and width. For various system-on-chip (SoC) applications, nFETs require a more detailed design than pFETs. Consequently, this study affords comprehensive insights for optimizing VFETs suitable for various applications.</abstract><cop>New York</cop><pub>IEEE</pub><doi>10.1109/TED.2024.3496668</doi><tpages>8</tpages><orcidid>https://orcid.org/0000-0002-0000-6416</orcidid><orcidid>https://orcid.org/0000-0002-8932-6626</orcidid><orcidid>https://orcid.org/0000-0002-6175-8101</orcidid></addata></record>
fulltext fulltext_linktorsrc
identifier ISSN: 0018-9383
ispartof IEEE transactions on electron devices, 2025-01, Vol.72 (1), p.75-82
issn 0018-9383
1557-9646
language eng
recordid cdi_crossref_primary_10_1109_TED_2024_3496668
source IEEE Electronic Library (IEL)
subjects Asymmetric source/drain (S/D) structures
asymmetric vertical-transport nanosheet field-effect transistor (VFET)
Asymmetry
channel tapering
Configurations
Delay
Design optimization
device optimization
Electric potential
Field effect transistors
Gallium arsenide
gate all around (GAA)
Logic gates
Mathematical models
Nanoscale devices
nanosheet (NS)
Nanosheets
Optimization
Resistance
Semiconductor devices
Semiconductor process modeling
Stress
System on chip
Tapering
technology computer-aided design (TCAD) simulation
VFET
Voltage drop
title Optimization of Asymmetries in Source/Drain Configurations and Tapered Channels for Vertical-Transport Silicon Nanosheet FETs
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-17T13%3A41%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_RIE&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Optimization%20of%20Asymmetries%20in%20Source/Drain%20Configurations%20and%20Tapered%20Channels%20for%20Vertical-Transport%20Silicon%20Nanosheet%20FETs&rft.jtitle=IEEE%20transactions%20on%20electron%20devices&rft.au=Jeong,%20Jinsu&rft.date=2025-01-01&rft.volume=72&rft.issue=1&rft.spage=75&rft.epage=82&rft.pages=75-82&rft.issn=0018-9383&rft.eissn=1557-9646&rft.coden=IETDAI&rft_id=info:doi/10.1109/TED.2024.3496668&rft_dat=%3Cproquest_RIE%3E3151266217%3C/proquest_RIE%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=3151266217&rft_id=info:pmid/&rft_ieee_id=10757349&rfr_iscdi=true