Comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers for mm‐Wave systems utilizing 130 nm CMOS process

This paper presents a comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers (PAs) designed for 35–42 GHz millimeter‐wave applications, utilizing a 130 nm CMOS process. The proposed RF PAs are well suited for wide frequency‐band millimeter‐wave and 5G radio transmitters. A compreh...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:International journal of circuit theory and applications 2024-10, Vol.52 (10), p.4878-4902
Hauptverfasser: Mansour, Marwa, Mansour, Islam
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 4902
container_issue 10
container_start_page 4878
container_title International journal of circuit theory and applications
container_volume 52
creator Mansour, Marwa
Mansour, Islam
description This paper presents a comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers (PAs) designed for 35–42 GHz millimeter‐wave applications, utilizing a 130 nm CMOS process. The proposed RF PAs are well suited for wide frequency‐band millimeter‐wave and 5G radio transmitters. A comprehensive study of limiting factors in amplifier efficiency is presented in this paper. The study encompasses an analysis of all the factors that restrict the efficiency of the switched power amplifier. The first proposed power amplifier is based on the Class E/F 2 architecture, comprising a parallel capacitor, second harmonic resonance circuit, and output matching network. Conversely, the second suggested power amplifier is constructed using the inverse Class‐‐F topology, which includes harmonic termination and matching networks. The harmonic termination circuit incorporates a second harmonic resonance network and utilizes a parasitic capacitor to control the harmonic components. Both the proposed Class E/F 2 and inverse Class‐‐F architectures are employed to reshape the drain current and voltage waveforms, aiming to reduce the overlap between them and, consequently, improve efficiency. The suggested power amplifiers comprise a driver Class‐‐AB stage and a power stage constructed based on either the Class E/F2 architecture or inverse Class‐‐F topology, utilizing harmonic termination networks at the output load. Two new designs of high‐Q factor on‐chip finger capacitors have been implemented to improve efficiency and radio frequency performance. Achieving input matching and inter‐stage matching is facilitated by employing two novel on‐chip transformers designed for maximum power transfer. Additionally, an inter‐stage matching inductor is utilized in a cascode configuration to enhance the overall RF performance. The on‐chip transformers, inductors, and finger capacitors are designed using the HFSS software program. S‐parameter files (SNP files) of the designed on‐chip components are extracted and inserted into the simulation tool to ensure accurate results. The proposed Class E/F 2 power amplifier achieves a constant power of 14.9 dBm, an extreme power added efficiency (PAE) of 11.7%, and a maximum gain of 13.74 dB. In contrast, the suggested inverse Class‐‐F power amplifier attains a constant power of 15.4 dBm, a peak PAE of 12.6%, and a maximum gain of 14.8 dB. The DC power consumption is 73 and 66 mW for the proposed Class E/F 2 and inverse Class‐‐F PAs, respecti
doi_str_mv 10.1002/cta.4030
format Article
fullrecord <record><control><sourceid>crossref</sourceid><recordid>TN_cdi_crossref_primary_10_1002_cta_4030</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>10_1002_cta_4030</sourcerecordid><originalsourceid>FETCH-crossref_primary_10_1002_cta_40303</originalsourceid><addsrcrecordid>eNqVj7FKxEAURQdRMO4KfsIrbbL7JhE3qcMGG7FYQbthyL7RkUxmmJddidV2Yuc37peYgIWtcOEW53LhCHElcSERs2XT68UN5ngiEonlKkVcPZ-KBLEs0rIobs_FBfMbIhZZXibis_IuRHqlju2egPvddgBvoGo18_HwPWa9rCED3W3BdnuKTH9hDcG_UwTtQmuNHTEYH8G5kT3p6XHgnhzDrret_bDdC8gcj4evzkF1_7CBEH1DzHNxZnTLdPnbM3Fdrx-ru7SJnjmSUSFap-OgJKpJVI2iahLN_zH9AXQzX_o</addsrcrecordid><sourcetype>Aggregation Database</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers for mm‐Wave systems utilizing 130 nm CMOS process</title><source>Wiley Online Library Journals Frontfile Complete</source><creator>Mansour, Marwa ; Mansour, Islam</creator><creatorcontrib>Mansour, Marwa ; Mansour, Islam</creatorcontrib><description>This paper presents a comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers (PAs) designed for 35–42 GHz millimeter‐wave applications, utilizing a 130 nm CMOS process. The proposed RF PAs are well suited for wide frequency‐band millimeter‐wave and 5G radio transmitters. A comprehensive study of limiting factors in amplifier efficiency is presented in this paper. The study encompasses an analysis of all the factors that restrict the efficiency of the switched power amplifier. The first proposed power amplifier is based on the Class E/F 2 architecture, comprising a parallel capacitor, second harmonic resonance circuit, and output matching network. Conversely, the second suggested power amplifier is constructed using the inverse Class‐‐F topology, which includes harmonic termination and matching networks. The harmonic termination circuit incorporates a second harmonic resonance network and utilizes a parasitic capacitor to control the harmonic components. Both the proposed Class E/F 2 and inverse Class‐‐F architectures are employed to reshape the drain current and voltage waveforms, aiming to reduce the overlap between them and, consequently, improve efficiency. The suggested power amplifiers comprise a driver Class‐‐AB stage and a power stage constructed based on either the Class E/F2 architecture or inverse Class‐‐F topology, utilizing harmonic termination networks at the output load. Two new designs of high‐Q factor on‐chip finger capacitors have been implemented to improve efficiency and radio frequency performance. Achieving input matching and inter‐stage matching is facilitated by employing two novel on‐chip transformers designed for maximum power transfer. Additionally, an inter‐stage matching inductor is utilized in a cascode configuration to enhance the overall RF performance. The on‐chip transformers, inductors, and finger capacitors are designed using the HFSS software program. S‐parameter files (SNP files) of the designed on‐chip components are extracted and inserted into the simulation tool to ensure accurate results. The proposed Class E/F 2 power amplifier achieves a constant power of 14.9 dBm, an extreme power added efficiency (PAE) of 11.7%, and a maximum gain of 13.74 dB. In contrast, the suggested inverse Class‐‐F power amplifier attains a constant power of 15.4 dBm, a peak PAE of 12.6%, and a maximum gain of 14.8 dB. The DC power consumption is 73 and 66 mW for the proposed Class E/F 2 and inverse Class‐‐F PAs, respectively, while their active sizes are 0.14 and 0.2 mm 2 .</description><identifier>ISSN: 0098-9886</identifier><identifier>EISSN: 1097-007X</identifier><identifier>DOI: 10.1002/cta.4030</identifier><language>eng</language><ispartof>International journal of circuit theory and applications, 2024-10, Vol.52 (10), p.4878-4902</ispartof><lds50>peer_reviewed</lds50><woscitedreferencessubscribed>false</woscitedreferencessubscribed><cites>FETCH-crossref_primary_10_1002_cta_40303</cites><orcidid>0000-0001-8501-1101 ; 0000-0003-0555-7142</orcidid></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>314,776,780,27901,27902</link.rule.ids></links><search><creatorcontrib>Mansour, Marwa</creatorcontrib><creatorcontrib>Mansour, Islam</creatorcontrib><title>Comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers for mm‐Wave systems utilizing 130 nm CMOS process</title><title>International journal of circuit theory and applications</title><description>This paper presents a comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers (PAs) designed for 35–42 GHz millimeter‐wave applications, utilizing a 130 nm CMOS process. The proposed RF PAs are well suited for wide frequency‐band millimeter‐wave and 5G radio transmitters. A comprehensive study of limiting factors in amplifier efficiency is presented in this paper. The study encompasses an analysis of all the factors that restrict the efficiency of the switched power amplifier. The first proposed power amplifier is based on the Class E/F 2 architecture, comprising a parallel capacitor, second harmonic resonance circuit, and output matching network. Conversely, the second suggested power amplifier is constructed using the inverse Class‐‐F topology, which includes harmonic termination and matching networks. The harmonic termination circuit incorporates a second harmonic resonance network and utilizes a parasitic capacitor to control the harmonic components. Both the proposed Class E/F 2 and inverse Class‐‐F architectures are employed to reshape the drain current and voltage waveforms, aiming to reduce the overlap between them and, consequently, improve efficiency. The suggested power amplifiers comprise a driver Class‐‐AB stage and a power stage constructed based on either the Class E/F2 architecture or inverse Class‐‐F topology, utilizing harmonic termination networks at the output load. Two new designs of high‐Q factor on‐chip finger capacitors have been implemented to improve efficiency and radio frequency performance. Achieving input matching and inter‐stage matching is facilitated by employing two novel on‐chip transformers designed for maximum power transfer. Additionally, an inter‐stage matching inductor is utilized in a cascode configuration to enhance the overall RF performance. The on‐chip transformers, inductors, and finger capacitors are designed using the HFSS software program. S‐parameter files (SNP files) of the designed on‐chip components are extracted and inserted into the simulation tool to ensure accurate results. The proposed Class E/F 2 power amplifier achieves a constant power of 14.9 dBm, an extreme power added efficiency (PAE) of 11.7%, and a maximum gain of 13.74 dB. In contrast, the suggested inverse Class‐‐F power amplifier attains a constant power of 15.4 dBm, a peak PAE of 12.6%, and a maximum gain of 14.8 dB. The DC power consumption is 73 and 66 mW for the proposed Class E/F 2 and inverse Class‐‐F PAs, respectively, while their active sizes are 0.14 and 0.2 mm 2 .</description><issn>0098-9886</issn><issn>1097-007X</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2024</creationdate><recordtype>article</recordtype><recordid>eNqVj7FKxEAURQdRMO4KfsIrbbL7JhE3qcMGG7FYQbthyL7RkUxmmJddidV2Yuc37peYgIWtcOEW53LhCHElcSERs2XT68UN5ngiEonlKkVcPZ-KBLEs0rIobs_FBfMbIhZZXibis_IuRHqlju2egPvddgBvoGo18_HwPWa9rCED3W3BdnuKTH9hDcG_UwTtQmuNHTEYH8G5kT3p6XHgnhzDrret_bDdC8gcj4evzkF1_7CBEH1DzHNxZnTLdPnbM3Fdrx-ru7SJnjmSUSFap-OgJKpJVI2iahLN_zH9AXQzX_o</recordid><startdate>202410</startdate><enddate>202410</enddate><creator>Mansour, Marwa</creator><creator>Mansour, Islam</creator><scope>AAYXX</scope><scope>CITATION</scope><orcidid>https://orcid.org/0000-0001-8501-1101</orcidid><orcidid>https://orcid.org/0000-0003-0555-7142</orcidid></search><sort><creationdate>202410</creationdate><title>Comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers for mm‐Wave systems utilizing 130 nm CMOS process</title><author>Mansour, Marwa ; Mansour, Islam</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-crossref_primary_10_1002_cta_40303</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2024</creationdate><toplevel>peer_reviewed</toplevel><toplevel>online_resources</toplevel><creatorcontrib>Mansour, Marwa</creatorcontrib><creatorcontrib>Mansour, Islam</creatorcontrib><collection>CrossRef</collection><jtitle>International journal of circuit theory and applications</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Mansour, Marwa</au><au>Mansour, Islam</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers for mm‐Wave systems utilizing 130 nm CMOS process</atitle><jtitle>International journal of circuit theory and applications</jtitle><date>2024-10</date><risdate>2024</risdate><volume>52</volume><issue>10</issue><spage>4878</spage><epage>4902</epage><pages>4878-4902</pages><issn>0098-9886</issn><eissn>1097-007X</eissn><abstract>This paper presents a comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers (PAs) designed for 35–42 GHz millimeter‐wave applications, utilizing a 130 nm CMOS process. The proposed RF PAs are well suited for wide frequency‐band millimeter‐wave and 5G radio transmitters. A comprehensive study of limiting factors in amplifier efficiency is presented in this paper. The study encompasses an analysis of all the factors that restrict the efficiency of the switched power amplifier. The first proposed power amplifier is based on the Class E/F 2 architecture, comprising a parallel capacitor, second harmonic resonance circuit, and output matching network. Conversely, the second suggested power amplifier is constructed using the inverse Class‐‐F topology, which includes harmonic termination and matching networks. The harmonic termination circuit incorporates a second harmonic resonance network and utilizes a parasitic capacitor to control the harmonic components. Both the proposed Class E/F 2 and inverse Class‐‐F architectures are employed to reshape the drain current and voltage waveforms, aiming to reduce the overlap between them and, consequently, improve efficiency. The suggested power amplifiers comprise a driver Class‐‐AB stage and a power stage constructed based on either the Class E/F2 architecture or inverse Class‐‐F topology, utilizing harmonic termination networks at the output load. Two new designs of high‐Q factor on‐chip finger capacitors have been implemented to improve efficiency and radio frequency performance. Achieving input matching and inter‐stage matching is facilitated by employing two novel on‐chip transformers designed for maximum power transfer. Additionally, an inter‐stage matching inductor is utilized in a cascode configuration to enhance the overall RF performance. The on‐chip transformers, inductors, and finger capacitors are designed using the HFSS software program. S‐parameter files (SNP files) of the designed on‐chip components are extracted and inserted into the simulation tool to ensure accurate results. The proposed Class E/F 2 power amplifier achieves a constant power of 14.9 dBm, an extreme power added efficiency (PAE) of 11.7%, and a maximum gain of 13.74 dB. In contrast, the suggested inverse Class‐‐F power amplifier attains a constant power of 15.4 dBm, a peak PAE of 12.6%, and a maximum gain of 14.8 dB. The DC power consumption is 73 and 66 mW for the proposed Class E/F 2 and inverse Class‐‐F PAs, respectively, while their active sizes are 0.14 and 0.2 mm 2 .</abstract><doi>10.1002/cta.4030</doi><orcidid>https://orcid.org/0000-0001-8501-1101</orcidid><orcidid>https://orcid.org/0000-0003-0555-7142</orcidid></addata></record>
fulltext fulltext
identifier ISSN: 0098-9886
ispartof International journal of circuit theory and applications, 2024-10, Vol.52 (10), p.4878-4902
issn 0098-9886
1097-007X
language eng
recordid cdi_crossref_primary_10_1002_cta_4030
source Wiley Online Library Journals Frontfile Complete
title Comprehensive study of Class‐‐E/F 2 and inverse Class‐‐F power amplifiers for mm‐Wave systems utilizing 130 nm CMOS process
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-30T22%3A25%3A08IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-crossref&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Comprehensive%20study%20of%20Class%E2%80%90%E2%80%90E/F%202%20and%20inverse%20Class%E2%80%90%E2%80%90F%20power%20amplifiers%20for%20mm%E2%80%90Wave%20systems%20utilizing%20130%E2%80%89nm%20CMOS%20process&rft.jtitle=International%20journal%20of%20circuit%20theory%20and%20applications&rft.au=Mansour,%20Marwa&rft.date=2024-10&rft.volume=52&rft.issue=10&rft.spage=4878&rft.epage=4902&rft.pages=4878-4902&rft.issn=0098-9886&rft.eissn=1097-007X&rft_id=info:doi/10.1002/cta.4030&rft_dat=%3Ccrossref%3E10_1002_cta_4030%3C/crossref%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true