Design of systolic BN circuits in Galois fields based on quaternary logic

The BN operation is known as an efficient basic operation in Galois fields GF (2k), and various algorithms and implementations using binary logic signals have already been proposed. In or- der to reduce the circuit complexity and long latency of BN operations, a novel algorithm and its sys- tolic ar...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:北京理工大学学报:英文版 2014, Vol.23 (1), p.58-62
1. Verfasser: WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an
Format: Artikel
Sprache:eng
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page 62
container_issue 1
container_start_page 58
container_title 北京理工大学学报:英文版
container_volume 23
creator WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an
description The BN operation is known as an efficient basic operation in Galois fields GF (2k), and various algorithms and implementations using binary logic signals have already been proposed. In or- der to reduce the circuit complexity and long latency of BN operations, a novel algorithm and its sys- tolic architecture are proposed based on multiple-value logic (MVL). In the very large scale integra- tion (VLSI) realization, a kind of multiple-valued current-mode (MVCM) circuit structure is presen- ted and in which the combination of dynamic source-coupled logic (SCL) and different-pair circuits (DPCs) is employed to improve the switching speed and reduce the power dissipation. The perform- ance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. The transistor numbers and the delay are superior to corresponding binary CMOS implementation. The combination of MVCM cir- cuits and relevant algorithms based on MVL seems to be potential solution for high performance a- rithmetic operationsin Galois fields GF(2k).
format Article
fullrecord <record><control><sourceid>chongqing</sourceid><recordid>TN_cdi_chongqing_primary_49278936</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><cqvip_id>49278936</cqvip_id><sourcerecordid>49278936</sourcerecordid><originalsourceid>FETCH-chongqing_primary_492789363</originalsourceid><addsrcrecordid>eNqNyrsOgjAUANAOmkiUf7h-AEl5CGX17eLkTkop9Sa1lV4Y-Hsd_ACns5wFi1LOi4TvqnrFYiJseSpEVouijNjtqAmNA98DzTR6iwr2d1AY1IQjATq4SOuRoEdtO4JWku7AOxgmOergZJjBeoNqw5a9tKTjn2u2PZ8eh2uint6ZAZ1p3gFf398UdVaJOi_zf84Hg9Q7Mg</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>Design of systolic BN circuits in Galois fields based on quaternary logic</title><source>Alma/SFX Local Collection</source><creator>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</creator><creatorcontrib>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</creatorcontrib><description>The BN operation is known as an efficient basic operation in Galois fields GF (2k), and various algorithms and implementations using binary logic signals have already been proposed. In or- der to reduce the circuit complexity and long latency of BN operations, a novel algorithm and its sys- tolic architecture are proposed based on multiple-value logic (MVL). In the very large scale integra- tion (VLSI) realization, a kind of multiple-valued current-mode (MVCM) circuit structure is presen- ted and in which the combination of dynamic source-coupled logic (SCL) and different-pair circuits (DPCs) is employed to improve the switching speed and reduce the power dissipation. The perform- ance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. The transistor numbers and the delay are superior to corresponding binary CMOS implementation. The combination of MVCM cir- cuits and relevant algorithms based on MVL seems to be potential solution for high performance a- rithmetic operationsin Galois fields GF(2k).</description><identifier>ISSN: 1004-0579</identifier><language>eng</language><ispartof>北京理工大学学报:英文版, 2014, Vol.23 (1), p.58-62</ispartof><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Uhttp://image.cqvip.com/vip1000/qk/85479X/85479X.jpg</thumbnail><link.rule.ids>315,781,785,4025</link.rule.ids></links><search><creatorcontrib>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</creatorcontrib><title>Design of systolic BN circuits in Galois fields based on quaternary logic</title><title>北京理工大学学报:英文版</title><addtitle>Journal of Beijing Institute of Technology</addtitle><description>The BN operation is known as an efficient basic operation in Galois fields GF (2k), and various algorithms and implementations using binary logic signals have already been proposed. In or- der to reduce the circuit complexity and long latency of BN operations, a novel algorithm and its sys- tolic architecture are proposed based on multiple-value logic (MVL). In the very large scale integra- tion (VLSI) realization, a kind of multiple-valued current-mode (MVCM) circuit structure is presen- ted and in which the combination of dynamic source-coupled logic (SCL) and different-pair circuits (DPCs) is employed to improve the switching speed and reduce the power dissipation. The perform- ance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. The transistor numbers and the delay are superior to corresponding binary CMOS implementation. The combination of MVCM cir- cuits and relevant algorithms based on MVL seems to be potential solution for high performance a- rithmetic operationsin Galois fields GF(2k).</description><issn>1004-0579</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2014</creationdate><recordtype>article</recordtype><recordid>eNqNyrsOgjAUANAOmkiUf7h-AEl5CGX17eLkTkop9Sa1lV4Y-Hsd_ACns5wFi1LOi4TvqnrFYiJseSpEVouijNjtqAmNA98DzTR6iwr2d1AY1IQjATq4SOuRoEdtO4JWku7AOxgmOergZJjBeoNqw5a9tKTjn2u2PZ8eh2uint6ZAZ1p3gFf398UdVaJOi_zf84Hg9Q7Mg</recordid><startdate>2014</startdate><enddate>2014</enddate><creator>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</creator><scope>2RA</scope><scope>92L</scope><scope>CQIGP</scope><scope>W92</scope><scope>~WA</scope></search><sort><creationdate>2014</creationdate><title>Design of systolic BN circuits in Galois fields based on quaternary logic</title><author>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-chongqing_primary_492789363</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2014</creationdate><toplevel>online_resources</toplevel><creatorcontrib>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</creatorcontrib><collection>中文科技期刊数据库</collection><collection>中文科技期刊数据库-CALIS站点</collection><collection>中文科技期刊数据库-7.0平台</collection><collection>中文科技期刊数据库-工程技术</collection><collection>中文科技期刊数据库- 镜像站点</collection><jtitle>北京理工大学学报:英文版</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>WU Hai-xia QU Xiao-nan HE Yi-han ZHENG Rui-feng ZHONG Shun-an</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Design of systolic BN circuits in Galois fields based on quaternary logic</atitle><jtitle>北京理工大学学报:英文版</jtitle><addtitle>Journal of Beijing Institute of Technology</addtitle><date>2014</date><risdate>2014</risdate><volume>23</volume><issue>1</issue><spage>58</spage><epage>62</epage><pages>58-62</pages><issn>1004-0579</issn><abstract>The BN operation is known as an efficient basic operation in Galois fields GF (2k), and various algorithms and implementations using binary logic signals have already been proposed. In or- der to reduce the circuit complexity and long latency of BN operations, a novel algorithm and its sys- tolic architecture are proposed based on multiple-value logic (MVL). In the very large scale integra- tion (VLSI) realization, a kind of multiple-valued current-mode (MVCM) circuit structure is presen- ted and in which the combination of dynamic source-coupled logic (SCL) and different-pair circuits (DPCs) is employed to improve the switching speed and reduce the power dissipation. The perform- ance is evaluated by HSPICE simulation with 0.18 μm CMOS technology. The transistor numbers and the delay are superior to corresponding binary CMOS implementation. The combination of MVCM cir- cuits and relevant algorithms based on MVL seems to be potential solution for high performance a- rithmetic operationsin Galois fields GF(2k).</abstract></addata></record>
fulltext fulltext
identifier ISSN: 1004-0579
ispartof 北京理工大学学报:英文版, 2014, Vol.23 (1), p.58-62
issn 1004-0579
language eng
recordid cdi_chongqing_primary_49278936
source Alma/SFX Local Collection
title Design of systolic BN circuits in Galois fields based on quaternary logic
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-11T14%3A37%3A44IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-chongqing&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Design%20of%20systolic%20BN%20circuits%20in%20Galois%20fields%20based%20on%20quaternary%20logic&rft.jtitle=%E5%8C%97%E4%BA%AC%E7%90%86%E5%B7%A5%E5%A4%A7%E5%AD%A6%E5%AD%A6%E6%8A%A5%EF%BC%9A%E8%8B%B1%E6%96%87%E7%89%88&rft.au=WU%20Hai-xia%20QU%20Xiao-nan%20HE%20Yi-han%20ZHENG%20Rui-feng%20ZHONG%20Shun-an&rft.date=2014&rft.volume=23&rft.issue=1&rft.spage=58&rft.epage=62&rft.pages=58-62&rft.issn=1004-0579&rft_id=info:doi/&rft_dat=%3Cchongqing%3E49278936%3C/chongqing%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rft_cqvip_id=49278936&rfr_iscdi=true