parti-gem5: gem5's Timing Mode Parallelised
Detailed timing models are indispensable tools for the design space exploration of Multiprocessor Systems on Chip (MPSoCs). As core counts continue to increase, the complexity in memory hierarchies and interconnect topologies is also growing, making accurate predictions of design decisions more chal...
Gespeichert in:
Veröffentlicht in: | arXiv.org 2024-05 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | arXiv.org |
container_volume | |
creator | Cubero-Cascante, José Zurstraßen, Niko Nöller, Jörn Leupers, Rainer Jan Moritz Joseph |
description | Detailed timing models are indispensable tools for the design space exploration of Multiprocessor Systems on Chip (MPSoCs). As core counts continue to increase, the complexity in memory hierarchies and interconnect topologies is also growing, making accurate predictions of design decisions more challenging than ever. In this context, the open-source Full System Simulator (FSS) gem5 is a popular choice for MPSoC design space exploration, thanks to its flexibility and robust set of detailed timing models. However, its single-threaded simulation kernel severely hampers its throughput. To address this challenge, we introduce parti-gem5, an extension of gem5 that enables parallel timing simulations on modern multi-core simulation hosts. Unlike previous works, parti-gem5 supports gem5's timing mode, the O3CPU, and Ruby's custom cache and interconnect models. Compared to reference single-thread simulations, we achieved speedups of up to 42.7x when simulating a 120-core ARM MPSoC on a 64-core x86-64 host system. While our method introduces timing deviations, the error in total simulated time is below 15% in most cases. |
doi_str_mv | 10.48550/arxiv.2308.09445 |
format | Article |
fullrecord | <record><control><sourceid>proquest_arxiv</sourceid><recordid>TN_cdi_arxiv_primary_2308_09445</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2854125063</sourcerecordid><originalsourceid>FETCH-LOGICAL-a955-e83d02184562ddfe7f8848d333c56706a592ecb0b9a4f909bead62241e1c19ae3</originalsourceid><addsrcrecordid>eNotj8tOwzAURC0kJKrSD2BFJBYsUIJ97evY7FDFSyqCRfaRE99UrtIm2C2Cv6cPNjObo9Ecxq4EL5RB5Pcu_oTvAiQ3BbdK4RmbgJQiNwrggs1SWnHOQZeAKCfsbnRxG_IlrfEhO-RtyqqwDptl9j54yj5ddH1PfUjkL9l55_pEs_-esur5qZq_5ouPl7f54yJ3FjEnIz0HYRRq8L6jsjNGGS-lbFGXXDu0QG3DG-tUZ7ltyHkNoASJVlhHcsquT7NHk3qMYe3ib30wqo9Ge-LmRIxx-NpR2tarYRc3-081GFQCkGsp_wAfSkve</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2854125063</pqid></control><display><type>article</type><title>parti-gem5: gem5's Timing Mode Parallelised</title><source>Freely Accessible Journals</source><source>arXiv.org</source><creator>Cubero-Cascante, José ; Zurstraßen, Niko ; Nöller, Jörn ; Leupers, Rainer ; Jan Moritz Joseph</creator><creatorcontrib>Cubero-Cascante, José ; Zurstraßen, Niko ; Nöller, Jörn ; Leupers, Rainer ; Jan Moritz Joseph</creatorcontrib><description>Detailed timing models are indispensable tools for the design space exploration of Multiprocessor Systems on Chip (MPSoCs). As core counts continue to increase, the complexity in memory hierarchies and interconnect topologies is also growing, making accurate predictions of design decisions more challenging than ever. In this context, the open-source Full System Simulator (FSS) gem5 is a popular choice for MPSoC design space exploration, thanks to its flexibility and robust set of detailed timing models. However, its single-threaded simulation kernel severely hampers its throughput. To address this challenge, we introduce parti-gem5, an extension of gem5 that enables parallel timing simulations on modern multi-core simulation hosts. Unlike previous works, parti-gem5 supports gem5's timing mode, the O3CPU, and Ruby's custom cache and interconnect models. Compared to reference single-thread simulations, we achieved speedups of up to 42.7x when simulating a 120-core ARM MPSoC on a 64-core x86-64 host system. While our method introduces timing deviations, the error in total simulated time is below 15% in most cases.</description><identifier>EISSN: 2331-8422</identifier><identifier>DOI: 10.48550/arxiv.2308.09445</identifier><language>eng</language><publisher>Ithaca: Cornell University Library, arXiv.org</publisher><subject>Computer Science - Hardware Architecture ; Hierarchies ; Multiprocessing ; Simulation ; Space exploration ; System on chip ; Topology</subject><ispartof>arXiv.org, 2024-05</ispartof><rights>2024. This work is published under http://arxiv.org/licenses/nonexclusive-distrib/1.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><rights>http://arxiv.org/licenses/nonexclusive-distrib/1.0</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>228,230,780,784,885,27925</link.rule.ids><backlink>$$Uhttps://doi.org/10.1007/978-3-031-46077-7_12$$DView published paper (Access to full text may be restricted)$$Hfree_for_read</backlink><backlink>$$Uhttps://doi.org/10.48550/arXiv.2308.09445$$DView paper in arXiv$$Hfree_for_read</backlink></links><search><creatorcontrib>Cubero-Cascante, José</creatorcontrib><creatorcontrib>Zurstraßen, Niko</creatorcontrib><creatorcontrib>Nöller, Jörn</creatorcontrib><creatorcontrib>Leupers, Rainer</creatorcontrib><creatorcontrib>Jan Moritz Joseph</creatorcontrib><title>parti-gem5: gem5's Timing Mode Parallelised</title><title>arXiv.org</title><description>Detailed timing models are indispensable tools for the design space exploration of Multiprocessor Systems on Chip (MPSoCs). As core counts continue to increase, the complexity in memory hierarchies and interconnect topologies is also growing, making accurate predictions of design decisions more challenging than ever. In this context, the open-source Full System Simulator (FSS) gem5 is a popular choice for MPSoC design space exploration, thanks to its flexibility and robust set of detailed timing models. However, its single-threaded simulation kernel severely hampers its throughput. To address this challenge, we introduce parti-gem5, an extension of gem5 that enables parallel timing simulations on modern multi-core simulation hosts. Unlike previous works, parti-gem5 supports gem5's timing mode, the O3CPU, and Ruby's custom cache and interconnect models. Compared to reference single-thread simulations, we achieved speedups of up to 42.7x when simulating a 120-core ARM MPSoC on a 64-core x86-64 host system. While our method introduces timing deviations, the error in total simulated time is below 15% in most cases.</description><subject>Computer Science - Hardware Architecture</subject><subject>Hierarchies</subject><subject>Multiprocessing</subject><subject>Simulation</subject><subject>Space exploration</subject><subject>System on chip</subject><subject>Topology</subject><issn>2331-8422</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2024</creationdate><recordtype>article</recordtype><sourceid>ABUWG</sourceid><sourceid>AFKRA</sourceid><sourceid>AZQEC</sourceid><sourceid>BENPR</sourceid><sourceid>CCPQU</sourceid><sourceid>DWQXO</sourceid><sourceid>GOX</sourceid><recordid>eNotj8tOwzAURC0kJKrSD2BFJBYsUIJ97evY7FDFSyqCRfaRE99UrtIm2C2Cv6cPNjObo9Ecxq4EL5RB5Pcu_oTvAiQ3BbdK4RmbgJQiNwrggs1SWnHOQZeAKCfsbnRxG_IlrfEhO-RtyqqwDptl9j54yj5ddH1PfUjkL9l55_pEs_-esur5qZq_5ouPl7f54yJ3FjEnIz0HYRRq8L6jsjNGGS-lbFGXXDu0QG3DG-tUZ7ltyHkNoASJVlhHcsquT7NHk3qMYe3ib30wqo9Ge-LmRIxx-NpR2tarYRc3-081GFQCkGsp_wAfSkve</recordid><startdate>20240513</startdate><enddate>20240513</enddate><creator>Cubero-Cascante, José</creator><creator>Zurstraßen, Niko</creator><creator>Nöller, Jörn</creator><creator>Leupers, Rainer</creator><creator>Jan Moritz Joseph</creator><general>Cornell University Library, arXiv.org</general><scope>8FE</scope><scope>8FG</scope><scope>ABJCF</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>HCIFZ</scope><scope>L6V</scope><scope>M7S</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><scope>PTHSS</scope><scope>AKY</scope><scope>GOX</scope></search><sort><creationdate>20240513</creationdate><title>parti-gem5: gem5's Timing Mode Parallelised</title><author>Cubero-Cascante, José ; Zurstraßen, Niko ; Nöller, Jörn ; Leupers, Rainer ; Jan Moritz Joseph</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a955-e83d02184562ddfe7f8848d333c56706a592ecb0b9a4f909bead62241e1c19ae3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2024</creationdate><topic>Computer Science - Hardware Architecture</topic><topic>Hierarchies</topic><topic>Multiprocessing</topic><topic>Simulation</topic><topic>Space exploration</topic><topic>System on chip</topic><topic>Topology</topic><toplevel>online_resources</toplevel><creatorcontrib>Cubero-Cascante, José</creatorcontrib><creatorcontrib>Zurstraßen, Niko</creatorcontrib><creatorcontrib>Nöller, Jörn</creatorcontrib><creatorcontrib>Leupers, Rainer</creatorcontrib><creatorcontrib>Jan Moritz Joseph</creatorcontrib><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>Materials Science & Engineering Collection</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central Korea</collection><collection>SciTech Premium Collection</collection><collection>ProQuest Engineering Collection</collection><collection>Engineering Database</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><collection>Engineering Collection</collection><collection>arXiv Computer Science</collection><collection>arXiv.org</collection><jtitle>arXiv.org</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Cubero-Cascante, José</au><au>Zurstraßen, Niko</au><au>Nöller, Jörn</au><au>Leupers, Rainer</au><au>Jan Moritz Joseph</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>parti-gem5: gem5's Timing Mode Parallelised</atitle><jtitle>arXiv.org</jtitle><date>2024-05-13</date><risdate>2024</risdate><eissn>2331-8422</eissn><abstract>Detailed timing models are indispensable tools for the design space exploration of Multiprocessor Systems on Chip (MPSoCs). As core counts continue to increase, the complexity in memory hierarchies and interconnect topologies is also growing, making accurate predictions of design decisions more challenging than ever. In this context, the open-source Full System Simulator (FSS) gem5 is a popular choice for MPSoC design space exploration, thanks to its flexibility and robust set of detailed timing models. However, its single-threaded simulation kernel severely hampers its throughput. To address this challenge, we introduce parti-gem5, an extension of gem5 that enables parallel timing simulations on modern multi-core simulation hosts. Unlike previous works, parti-gem5 supports gem5's timing mode, the O3CPU, and Ruby's custom cache and interconnect models. Compared to reference single-thread simulations, we achieved speedups of up to 42.7x when simulating a 120-core ARM MPSoC on a 64-core x86-64 host system. While our method introduces timing deviations, the error in total simulated time is below 15% in most cases.</abstract><cop>Ithaca</cop><pub>Cornell University Library, arXiv.org</pub><doi>10.48550/arxiv.2308.09445</doi><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | EISSN: 2331-8422 |
ispartof | arXiv.org, 2024-05 |
issn | 2331-8422 |
language | eng |
recordid | cdi_arxiv_primary_2308_09445 |
source | Freely Accessible Journals; arXiv.org |
subjects | Computer Science - Hardware Architecture Hierarchies Multiprocessing Simulation Space exploration System on chip Topology |
title | parti-gem5: gem5's Timing Mode Parallelised |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T22%3A44%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_arxiv&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=parti-gem5:%20gem5's%20Timing%20Mode%20Parallelised&rft.jtitle=arXiv.org&rft.au=Cubero-Cascante,%20Jos%C3%A9&rft.date=2024-05-13&rft.eissn=2331-8422&rft_id=info:doi/10.48550/arxiv.2308.09445&rft_dat=%3Cproquest_arxiv%3E2854125063%3C/proquest_arxiv%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2854125063&rft_id=info:pmid/&rfr_iscdi=true |