CoMeT: An Integrated Interval Thermal Simulation Toolchain for 2D, 2.5D, and 3D Processor-Memory Systems

Processing cores and the accompanying main memory working in tandem enable the modern processors. Dissipating heat produced from computation, memory access remains a significant problem for processors. Therefore, processor thermal management continues to be an active research topic. Most thermal man...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Siddhu, Lokesh, Kedia, Rajesh, Pandey, Shailja, Rapp, Martin, Pathania, Anuj, Henkel, Jörg, Panda, Preeti Ranjan
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Siddhu, Lokesh
Kedia, Rajesh
Pandey, Shailja
Rapp, Martin
Pathania, Anuj
Henkel, Jörg
Panda, Preeti Ranjan
description Processing cores and the accompanying main memory working in tandem enable the modern processors. Dissipating heat produced from computation, memory access remains a significant problem for processors. Therefore, processor thermal management continues to be an active research topic. Most thermal management research takes place using simulations, given the challenges of measuring temperature in real processors. Since core and memory are fabricated on separate packages in most existing processors, with the memory having lower power densities, thermal management research in processors has primarily focused on the cores. Memory bandwidth limitations associated with 2D processors lead to high-density 2.5D and 3D packaging technology. 2.5D packaging places cores and memory on the same package. 3D packaging technology takes it further by stacking layers of memory on the top of cores themselves. Such packagings significantly increase the power density, making processors prone to heating. Therefore, mitigating thermal issues in high-density processors (packaged with stacked memory) becomes an even more pressing problem. However, given the lack of thermal modeling for memories in existing interval thermal simulation toolchains, they are unsuitable for studying thermal management for high-density processors. To address this issue, we present CoMeT, the first integrated Core and Memory interval Thermal simulation toolchain. CoMeT comprehensively supports thermal simulation of high- and low-density processors corresponding to four different core-memory configurations - off-chip DDR memory, off-chip 3D memory, 2.5D, and 3D. CoMeT supports several novel features that facilitate overlying system research. Compared to an equivalent state-of-the-art core-only toolchain, CoMeT adds only a ~5% simulation-time overhead. The source code of CoMeT has been made open for public use under the MIT license.
doi_str_mv 10.48550/arxiv.2109.12405
format Article
fullrecord <record><control><sourceid>arxiv_GOX</sourceid><recordid>TN_cdi_arxiv_primary_2109_12405</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2109_12405</sourcerecordid><originalsourceid>FETCH-LOGICAL-a675-b23a1066fdd3498b1a2c11dc973e5e5eeec72cc2b0c00fd088fb7af6c428e32d3</originalsourceid><addsrcrecordid>eNotj8tOwzAURL1hgQofwAp_AAl-xHmwq1IelVqB1OyjG_uaWEpi5ISK_D0hRSPNmdVIh5A7zuIkV4o9Qvhx51hwVsRcJExdk7b0R6ye6Hag-2HCzwATmnWGM3S0ajH0C0-u_-5gcn6glfedbsEN1PpAxe6BilgtDYOhckc_gtc4jj5ER-x9mOlpHifsxxtyZaEb8fafG1K9PFflW3R4f92X20MEaaaiRkjgLE2tMTIp8oaD0JwbXWQS1RJEnQmtRcM0Y9awPLdNBjbVichRCiM35P5yu6rWX8H1EOb6T7leleUvP5VQ1Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>CoMeT: An Integrated Interval Thermal Simulation Toolchain for 2D, 2.5D, and 3D Processor-Memory Systems</title><source>arXiv.org</source><creator>Siddhu, Lokesh ; Kedia, Rajesh ; Pandey, Shailja ; Rapp, Martin ; Pathania, Anuj ; Henkel, Jörg ; Panda, Preeti Ranjan</creator><creatorcontrib>Siddhu, Lokesh ; Kedia, Rajesh ; Pandey, Shailja ; Rapp, Martin ; Pathania, Anuj ; Henkel, Jörg ; Panda, Preeti Ranjan</creatorcontrib><description>Processing cores and the accompanying main memory working in tandem enable the modern processors. Dissipating heat produced from computation, memory access remains a significant problem for processors. Therefore, processor thermal management continues to be an active research topic. Most thermal management research takes place using simulations, given the challenges of measuring temperature in real processors. Since core and memory are fabricated on separate packages in most existing processors, with the memory having lower power densities, thermal management research in processors has primarily focused on the cores. Memory bandwidth limitations associated with 2D processors lead to high-density 2.5D and 3D packaging technology. 2.5D packaging places cores and memory on the same package. 3D packaging technology takes it further by stacking layers of memory on the top of cores themselves. Such packagings significantly increase the power density, making processors prone to heating. Therefore, mitigating thermal issues in high-density processors (packaged with stacked memory) becomes an even more pressing problem. However, given the lack of thermal modeling for memories in existing interval thermal simulation toolchains, they are unsuitable for studying thermal management for high-density processors. To address this issue, we present CoMeT, the first integrated Core and Memory interval Thermal simulation toolchain. CoMeT comprehensively supports thermal simulation of high- and low-density processors corresponding to four different core-memory configurations - off-chip DDR memory, off-chip 3D memory, 2.5D, and 3D. CoMeT supports several novel features that facilitate overlying system research. Compared to an equivalent state-of-the-art core-only toolchain, CoMeT adds only a ~5% simulation-time overhead. The source code of CoMeT has been made open for public use under the MIT license.</description><identifier>DOI: 10.48550/arxiv.2109.12405</identifier><language>eng</language><subject>Computer Science - Hardware Architecture</subject><creationdate>2021-09</creationdate><rights>http://arxiv.org/licenses/nonexclusive-distrib/1.0</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>228,230,780,885</link.rule.ids><linktorsrc>$$Uhttps://arxiv.org/abs/2109.12405$$EView_record_in_Cornell_University$$FView_record_in_$$GCornell_University$$Hfree_for_read</linktorsrc><backlink>$$Uhttps://doi.org/10.48550/arXiv.2109.12405$$DView paper in arXiv$$Hfree_for_read</backlink></links><search><creatorcontrib>Siddhu, Lokesh</creatorcontrib><creatorcontrib>Kedia, Rajesh</creatorcontrib><creatorcontrib>Pandey, Shailja</creatorcontrib><creatorcontrib>Rapp, Martin</creatorcontrib><creatorcontrib>Pathania, Anuj</creatorcontrib><creatorcontrib>Henkel, Jörg</creatorcontrib><creatorcontrib>Panda, Preeti Ranjan</creatorcontrib><title>CoMeT: An Integrated Interval Thermal Simulation Toolchain for 2D, 2.5D, and 3D Processor-Memory Systems</title><description>Processing cores and the accompanying main memory working in tandem enable the modern processors. Dissipating heat produced from computation, memory access remains a significant problem for processors. Therefore, processor thermal management continues to be an active research topic. Most thermal management research takes place using simulations, given the challenges of measuring temperature in real processors. Since core and memory are fabricated on separate packages in most existing processors, with the memory having lower power densities, thermal management research in processors has primarily focused on the cores. Memory bandwidth limitations associated with 2D processors lead to high-density 2.5D and 3D packaging technology. 2.5D packaging places cores and memory on the same package. 3D packaging technology takes it further by stacking layers of memory on the top of cores themselves. Such packagings significantly increase the power density, making processors prone to heating. Therefore, mitigating thermal issues in high-density processors (packaged with stacked memory) becomes an even more pressing problem. However, given the lack of thermal modeling for memories in existing interval thermal simulation toolchains, they are unsuitable for studying thermal management for high-density processors. To address this issue, we present CoMeT, the first integrated Core and Memory interval Thermal simulation toolchain. CoMeT comprehensively supports thermal simulation of high- and low-density processors corresponding to four different core-memory configurations - off-chip DDR memory, off-chip 3D memory, 2.5D, and 3D. CoMeT supports several novel features that facilitate overlying system research. Compared to an equivalent state-of-the-art core-only toolchain, CoMeT adds only a ~5% simulation-time overhead. The source code of CoMeT has been made open for public use under the MIT license.</description><subject>Computer Science - Hardware Architecture</subject><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2021</creationdate><recordtype>article</recordtype><sourceid>GOX</sourceid><recordid>eNotj8tOwzAURL1hgQofwAp_AAl-xHmwq1IelVqB1OyjG_uaWEpi5ISK_D0hRSPNmdVIh5A7zuIkV4o9Qvhx51hwVsRcJExdk7b0R6ye6Hag-2HCzwATmnWGM3S0ajH0C0-u_-5gcn6glfedbsEN1PpAxe6BilgtDYOhckc_gtc4jj5ER-x9mOlpHifsxxtyZaEb8fafG1K9PFflW3R4f92X20MEaaaiRkjgLE2tMTIp8oaD0JwbXWQS1RJEnQmtRcM0Y9awPLdNBjbVichRCiM35P5yu6rWX8H1EOb6T7leleUvP5VQ1Q</recordid><startdate>20210925</startdate><enddate>20210925</enddate><creator>Siddhu, Lokesh</creator><creator>Kedia, Rajesh</creator><creator>Pandey, Shailja</creator><creator>Rapp, Martin</creator><creator>Pathania, Anuj</creator><creator>Henkel, Jörg</creator><creator>Panda, Preeti Ranjan</creator><scope>AKY</scope><scope>GOX</scope></search><sort><creationdate>20210925</creationdate><title>CoMeT: An Integrated Interval Thermal Simulation Toolchain for 2D, 2.5D, and 3D Processor-Memory Systems</title><author>Siddhu, Lokesh ; Kedia, Rajesh ; Pandey, Shailja ; Rapp, Martin ; Pathania, Anuj ; Henkel, Jörg ; Panda, Preeti Ranjan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a675-b23a1066fdd3498b1a2c11dc973e5e5eeec72cc2b0c00fd088fb7af6c428e32d3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2021</creationdate><topic>Computer Science - Hardware Architecture</topic><toplevel>online_resources</toplevel><creatorcontrib>Siddhu, Lokesh</creatorcontrib><creatorcontrib>Kedia, Rajesh</creatorcontrib><creatorcontrib>Pandey, Shailja</creatorcontrib><creatorcontrib>Rapp, Martin</creatorcontrib><creatorcontrib>Pathania, Anuj</creatorcontrib><creatorcontrib>Henkel, Jörg</creatorcontrib><creatorcontrib>Panda, Preeti Ranjan</creatorcontrib><collection>arXiv Computer Science</collection><collection>arXiv.org</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Siddhu, Lokesh</au><au>Kedia, Rajesh</au><au>Pandey, Shailja</au><au>Rapp, Martin</au><au>Pathania, Anuj</au><au>Henkel, Jörg</au><au>Panda, Preeti Ranjan</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>CoMeT: An Integrated Interval Thermal Simulation Toolchain for 2D, 2.5D, and 3D Processor-Memory Systems</atitle><date>2021-09-25</date><risdate>2021</risdate><abstract>Processing cores and the accompanying main memory working in tandem enable the modern processors. Dissipating heat produced from computation, memory access remains a significant problem for processors. Therefore, processor thermal management continues to be an active research topic. Most thermal management research takes place using simulations, given the challenges of measuring temperature in real processors. Since core and memory are fabricated on separate packages in most existing processors, with the memory having lower power densities, thermal management research in processors has primarily focused on the cores. Memory bandwidth limitations associated with 2D processors lead to high-density 2.5D and 3D packaging technology. 2.5D packaging places cores and memory on the same package. 3D packaging technology takes it further by stacking layers of memory on the top of cores themselves. Such packagings significantly increase the power density, making processors prone to heating. Therefore, mitigating thermal issues in high-density processors (packaged with stacked memory) becomes an even more pressing problem. However, given the lack of thermal modeling for memories in existing interval thermal simulation toolchains, they are unsuitable for studying thermal management for high-density processors. To address this issue, we present CoMeT, the first integrated Core and Memory interval Thermal simulation toolchain. CoMeT comprehensively supports thermal simulation of high- and low-density processors corresponding to four different core-memory configurations - off-chip DDR memory, off-chip 3D memory, 2.5D, and 3D. CoMeT supports several novel features that facilitate overlying system research. Compared to an equivalent state-of-the-art core-only toolchain, CoMeT adds only a ~5% simulation-time overhead. The source code of CoMeT has been made open for public use under the MIT license.</abstract><doi>10.48550/arxiv.2109.12405</doi><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier DOI: 10.48550/arxiv.2109.12405
ispartof
issn
language eng
recordid cdi_arxiv_primary_2109_12405
source arXiv.org
subjects Computer Science - Hardware Architecture
title CoMeT: An Integrated Interval Thermal Simulation Toolchain for 2D, 2.5D, and 3D Processor-Memory Systems
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T08%3A20%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-arxiv_GOX&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=CoMeT:%20An%20Integrated%20Interval%20Thermal%20Simulation%20Toolchain%20for%202D,%202.5D,%20and%203D%20Processor-Memory%20Systems&rft.au=Siddhu,%20Lokesh&rft.date=2021-09-25&rft_id=info:doi/10.48550/arxiv.2109.12405&rft_dat=%3Carxiv_GOX%3E2109_12405%3C/arxiv_GOX%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true