Mixed-level identification of fault redundancy in microprocessors
A new high-level implementation independent functional fault model for control faults in microprocessors is introduced. The fault model is based on the instruction set, and is specified as a set of data constraints to be satisfied by test data generation. We show that the high-level test, which sati...
Gespeichert in:
Veröffentlicht in: | arXiv.org 2019-07 |
---|---|
Hauptverfasser: | , , , , |
Format: | Artikel |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | arXiv.org |
container_volume | |
creator | Adeboye, Stephen Oyeniran Ubar, Raimund Jenihhin, Maksim Gursoy, Cemil Cem Raik, Jaan |
description | A new high-level implementation independent functional fault model for control faults in microprocessors is introduced. The fault model is based on the instruction set, and is specified as a set of data constraints to be satisfied by test data generation. We show that the high-level test, which satisfies these data constraints, will be sufficient to guarantee the detection of all non-redundant low level faults. The paper proposes a simple and fast simulation based method of generating test data, which satisfy the constraints prescribed by the proposed fault model, and a method of evaluating the high-level control fault coverage for the proposed fault model and for the given test. A method is presented for identification of the high-level redundant faults, and it is shown that a test, which provides 100% coverage of non-redundant high-level faults, will also guarantee 100% non-redundant SAF coverage, whereas all gate-level SAF not covered by the test are identified as redundant. Experimental results of test generation for the execution part of a microprocessor support the results presented in the paper. |
doi_str_mv | 10.48550/arxiv.1907.12325 |
format | Article |
fullrecord | <record><control><sourceid>proquest_arxiv</sourceid><recordid>TN_cdi_arxiv_primary_1907_12325</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2266669330</sourcerecordid><originalsourceid>FETCH-LOGICAL-a520-c70449c89db25de20d066df4a9b575ab38c6171520ca4f8e4f509de20cfa09c83</originalsourceid><addsrcrecordid>eNotj0trAjEUhUOhULH-gK4a6HqmN6-ZyVKkL7B0436IeUBkTGwyI_rvG7VnczbfvZwPoScCNe-EgFeVTv5YEwltTSij4g7NKGOk6jilD2iR8w4AaNNSIdgMLb_9yZpqsEc7YG9sGL3zWo0-BhwddmoaRpysmYJRQZ-xD3jvdYqHFLXNOab8iO6dGrJd_Pccbd7fNqvPav3z8bVarislKFS6Bc6l7qTZUmEsBQNNYxxXcitaobas0w1pSUG14q6z3AmQF047BeWOzdHz7e3Vrz8kv1fp3F88-6tnIV5uRNn2O9k89rs4pVA29ZQ2JZIxYH_unVX7</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2266669330</pqid></control><display><type>article</type><title>Mixed-level identification of fault redundancy in microprocessors</title><source>arXiv.org</source><source>Free E- Journals</source><creator>Adeboye, Stephen Oyeniran ; Ubar, Raimund ; Jenihhin, Maksim ; Gursoy, Cemil Cem ; Raik, Jaan</creator><creatorcontrib>Adeboye, Stephen Oyeniran ; Ubar, Raimund ; Jenihhin, Maksim ; Gursoy, Cemil Cem ; Raik, Jaan</creatorcontrib><description>A new high-level implementation independent functional fault model for control faults in microprocessors is introduced. The fault model is based on the instruction set, and is specified as a set of data constraints to be satisfied by test data generation. We show that the high-level test, which satisfies these data constraints, will be sufficient to guarantee the detection of all non-redundant low level faults. The paper proposes a simple and fast simulation based method of generating test data, which satisfy the constraints prescribed by the proposed fault model, and a method of evaluating the high-level control fault coverage for the proposed fault model and for the given test. A method is presented for identification of the high-level redundant faults, and it is shown that a test, which provides 100% coverage of non-redundant high-level faults, will also guarantee 100% non-redundant SAF coverage, whereas all gate-level SAF not covered by the test are identified as redundant. Experimental results of test generation for the execution part of a microprocessor support the results presented in the paper.</description><identifier>EISSN: 2331-8422</identifier><identifier>DOI: 10.48550/arxiv.1907.12325</identifier><language>eng</language><publisher>Ithaca: Cornell University Library, arXiv.org</publisher><subject>Computer Science - Hardware Architecture ; Computer simulation ; Constraint modelling ; Fault detection ; Low level ; Microprocessors ; Redundancy ; Test procedures</subject><ispartof>arXiv.org, 2019-07</ispartof><rights>2019. This work is published under http://arxiv.org/licenses/nonexclusive-distrib/1.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><rights>http://arxiv.org/licenses/nonexclusive-distrib/1.0</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>228,230,777,781,882,27906</link.rule.ids><backlink>$$Uhttps://doi.org/10.48550/arXiv.1907.12325$$DView paper in arXiv$$Hfree_for_read</backlink><backlink>$$Uhttps://doi.org/10.1109/LATW.2019.8704591$$DView published paper (Access to full text may be restricted)$$Hfree_for_read</backlink></links><search><creatorcontrib>Adeboye, Stephen Oyeniran</creatorcontrib><creatorcontrib>Ubar, Raimund</creatorcontrib><creatorcontrib>Jenihhin, Maksim</creatorcontrib><creatorcontrib>Gursoy, Cemil Cem</creatorcontrib><creatorcontrib>Raik, Jaan</creatorcontrib><title>Mixed-level identification of fault redundancy in microprocessors</title><title>arXiv.org</title><description>A new high-level implementation independent functional fault model for control faults in microprocessors is introduced. The fault model is based on the instruction set, and is specified as a set of data constraints to be satisfied by test data generation. We show that the high-level test, which satisfies these data constraints, will be sufficient to guarantee the detection of all non-redundant low level faults. The paper proposes a simple and fast simulation based method of generating test data, which satisfy the constraints prescribed by the proposed fault model, and a method of evaluating the high-level control fault coverage for the proposed fault model and for the given test. A method is presented for identification of the high-level redundant faults, and it is shown that a test, which provides 100% coverage of non-redundant high-level faults, will also guarantee 100% non-redundant SAF coverage, whereas all gate-level SAF not covered by the test are identified as redundant. Experimental results of test generation for the execution part of a microprocessor support the results presented in the paper.</description><subject>Computer Science - Hardware Architecture</subject><subject>Computer simulation</subject><subject>Constraint modelling</subject><subject>Fault detection</subject><subject>Low level</subject><subject>Microprocessors</subject><subject>Redundancy</subject><subject>Test procedures</subject><issn>2331-8422</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2019</creationdate><recordtype>article</recordtype><sourceid>ABUWG</sourceid><sourceid>AFKRA</sourceid><sourceid>AZQEC</sourceid><sourceid>BENPR</sourceid><sourceid>CCPQU</sourceid><sourceid>DWQXO</sourceid><sourceid>GOX</sourceid><recordid>eNotj0trAjEUhUOhULH-gK4a6HqmN6-ZyVKkL7B0436IeUBkTGwyI_rvG7VnczbfvZwPoScCNe-EgFeVTv5YEwltTSij4g7NKGOk6jilD2iR8w4AaNNSIdgMLb_9yZpqsEc7YG9sGL3zWo0-BhwddmoaRpysmYJRQZ-xD3jvdYqHFLXNOab8iO6dGrJd_Pccbd7fNqvPav3z8bVarislKFS6Bc6l7qTZUmEsBQNNYxxXcitaobas0w1pSUG14q6z3AmQF047BeWOzdHz7e3Vrz8kv1fp3F88-6tnIV5uRNn2O9k89rs4pVA29ZQ2JZIxYH_unVX7</recordid><startdate>20190729</startdate><enddate>20190729</enddate><creator>Adeboye, Stephen Oyeniran</creator><creator>Ubar, Raimund</creator><creator>Jenihhin, Maksim</creator><creator>Gursoy, Cemil Cem</creator><creator>Raik, Jaan</creator><general>Cornell University Library, arXiv.org</general><scope>8FE</scope><scope>8FG</scope><scope>ABJCF</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>HCIFZ</scope><scope>L6V</scope><scope>M7S</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><scope>PTHSS</scope><scope>AKY</scope><scope>GOX</scope></search><sort><creationdate>20190729</creationdate><title>Mixed-level identification of fault redundancy in microprocessors</title><author>Adeboye, Stephen Oyeniran ; Ubar, Raimund ; Jenihhin, Maksim ; Gursoy, Cemil Cem ; Raik, Jaan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a520-c70449c89db25de20d066df4a9b575ab38c6171520ca4f8e4f509de20cfa09c83</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2019</creationdate><topic>Computer Science - Hardware Architecture</topic><topic>Computer simulation</topic><topic>Constraint modelling</topic><topic>Fault detection</topic><topic>Low level</topic><topic>Microprocessors</topic><topic>Redundancy</topic><topic>Test procedures</topic><toplevel>online_resources</toplevel><creatorcontrib>Adeboye, Stephen Oyeniran</creatorcontrib><creatorcontrib>Ubar, Raimund</creatorcontrib><creatorcontrib>Jenihhin, Maksim</creatorcontrib><creatorcontrib>Gursoy, Cemil Cem</creatorcontrib><creatorcontrib>Raik, Jaan</creatorcontrib><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>Materials Science & Engineering Collection</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central Korea</collection><collection>SciTech Premium Collection</collection><collection>ProQuest Engineering Collection</collection><collection>Engineering Database</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><collection>Engineering Collection</collection><collection>arXiv Computer Science</collection><collection>arXiv.org</collection><jtitle>arXiv.org</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Adeboye, Stephen Oyeniran</au><au>Ubar, Raimund</au><au>Jenihhin, Maksim</au><au>Gursoy, Cemil Cem</au><au>Raik, Jaan</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Mixed-level identification of fault redundancy in microprocessors</atitle><jtitle>arXiv.org</jtitle><date>2019-07-29</date><risdate>2019</risdate><eissn>2331-8422</eissn><abstract>A new high-level implementation independent functional fault model for control faults in microprocessors is introduced. The fault model is based on the instruction set, and is specified as a set of data constraints to be satisfied by test data generation. We show that the high-level test, which satisfies these data constraints, will be sufficient to guarantee the detection of all non-redundant low level faults. The paper proposes a simple and fast simulation based method of generating test data, which satisfy the constraints prescribed by the proposed fault model, and a method of evaluating the high-level control fault coverage for the proposed fault model and for the given test. A method is presented for identification of the high-level redundant faults, and it is shown that a test, which provides 100% coverage of non-redundant high-level faults, will also guarantee 100% non-redundant SAF coverage, whereas all gate-level SAF not covered by the test are identified as redundant. Experimental results of test generation for the execution part of a microprocessor support the results presented in the paper.</abstract><cop>Ithaca</cop><pub>Cornell University Library, arXiv.org</pub><doi>10.48550/arxiv.1907.12325</doi><oa>free_for_read</oa></addata></record> |
fulltext | fulltext |
identifier | EISSN: 2331-8422 |
ispartof | arXiv.org, 2019-07 |
issn | 2331-8422 |
language | eng |
recordid | cdi_arxiv_primary_1907_12325 |
source | arXiv.org; Free E- Journals |
subjects | Computer Science - Hardware Architecture Computer simulation Constraint modelling Fault detection Low level Microprocessors Redundancy Test procedures |
title | Mixed-level identification of fault redundancy in microprocessors |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T12%3A05%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_arxiv&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Mixed-level%20identification%20of%20fault%20redundancy%20in%20microprocessors&rft.jtitle=arXiv.org&rft.au=Adeboye,%20Stephen%20Oyeniran&rft.date=2019-07-29&rft.eissn=2331-8422&rft_id=info:doi/10.48550/arxiv.1907.12325&rft_dat=%3Cproquest_arxiv%3E2266669330%3C/proquest_arxiv%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2266669330&rft_id=info:pmid/&rfr_iscdi=true |