Low Power Shift and Add Multiplier Design

Today every circuit has to face the power consumption issue for both portable device aiming at large battery life and high end circuits avoiding cooling packages and reliability issues that are too complex. It is generally accepted that during logic synthesis power tracks well with area. This means...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Veröffentlicht in:arXiv.org 2010-06
Hauptverfasser: Marimuthu, C N, Thangaraj, P, Ramesan, Aswathy
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title arXiv.org
container_volume
creator Marimuthu, C N
Thangaraj, P
Ramesan, Aswathy
description Today every circuit has to face the power consumption issue for both portable device aiming at large battery life and high end circuits avoiding cooling packages and reliability issues that are too complex. It is generally accepted that during logic synthesis power tracks well with area. This means that a larger design will generally consume more power. The multiplier is an important kernel of digital signal processors. Because of the circuit complexity, the power consumption and area are the two important design considerations of the multiplier. In this paper a low power low area architecture for the shift and add multiplier is proposed. For getting the low power low area architecture, the modifications made to the conventional architecture consist of the reduction in switching activities of the major blocks of the multiplier, which includes the reduction in switching activity of the adder and counter. This architecture avoids the shifting of the multiplier register. The simulation result for 8 bit multipliers shows that the proposed low power architecture lowers the total power consumption by 35.25% and area by 52.72 % when compared to the conventional architecture. Also the reduction in power consumption increases with the increase in bit width.
doi_str_mv 10.48550/arxiv.1006.1179
format Article
fullrecord <record><control><sourceid>proquest_arxiv</sourceid><recordid>TN_cdi_arxiv_primary_1006_1179</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>2087416450</sourcerecordid><originalsourceid>FETCH-LOGICAL-a510-249003e15d69e7e767dfd53a086db426a6dfc23ea561e992f0187159268ad3c73</originalsourceid><addsrcrecordid>eNotj0tLw0AUhQdBsNTuXUnAlYvEe-c9y1KfEFGw-zB2JjolJnEmsfrvTa2rszgfh_MRcoZQcC0EXNn4Hb4KBJAFojJHZEYZw1xzSk_IIqUtAFCpqBBsRi7Lbpc9dzsfs5f3UA-ZbV22dC57HJsh9E2Yimufwlt7So5r2yS_-M85Wd_erFf3efl097BalrkVCDnlBoB5FE4ar7ySytVOMAtauldOpZWu3lDmrZDojaE1oFYoDJXaOrZRbE7OD7N_GlUfw4eNP9Vep9rrTMDFAehj9zn6NFTbboztdKmioBVHyQWwX9t2SlQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype><pqid>2087416450</pqid></control><display><type>article</type><title>Low Power Shift and Add Multiplier Design</title><source>arXiv.org</source><source>Free E- Journals</source><creator>Marimuthu, C N ; Thangaraj, P ; Ramesan, Aswathy</creator><creatorcontrib>Marimuthu, C N ; Thangaraj, P ; Ramesan, Aswathy</creatorcontrib><description>Today every circuit has to face the power consumption issue for both portable device aiming at large battery life and high end circuits avoiding cooling packages and reliability issues that are too complex. It is generally accepted that during logic synthesis power tracks well with area. This means that a larger design will generally consume more power. The multiplier is an important kernel of digital signal processors. Because of the circuit complexity, the power consumption and area are the two important design considerations of the multiplier. In this paper a low power low area architecture for the shift and add multiplier is proposed. For getting the low power low area architecture, the modifications made to the conventional architecture consist of the reduction in switching activities of the major blocks of the multiplier, which includes the reduction in switching activity of the adder and counter. This architecture avoids the shifting of the multiplier register. The simulation result for 8 bit multipliers shows that the proposed low power architecture lowers the total power consumption by 35.25% and area by 52.72 % when compared to the conventional architecture. Also the reduction in power consumption increases with the increase in bit width.</description><identifier>EISSN: 2331-8422</identifier><identifier>DOI: 10.48550/arxiv.1006.1179</identifier><language>eng</language><publisher>Ithaca: Cornell University Library, arXiv.org</publisher><subject>Architecture ; Batteries ; Circuit design ; Circuit reliability ; Complexity ; Computer Science - Hardware Architecture ; Digital signal processors ; Energy consumption ; Logic synthesis ; Portable equipment ; Power consumption ; Reduction ; Signal processing ; Switching</subject><ispartof>arXiv.org, 2010-06</ispartof><rights>2010. This work is published under http://creativecommons.org/licenses/by-nc-sa/3.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.</rights><rights>http://creativecommons.org/licenses/by-nc-sa/3.0</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>228,230,776,780,881,27904</link.rule.ids><backlink>$$Uhttps://doi.org/10.5121/ijcsit.2010.2302$$DView published paper (Access to full text may be restricted)$$Hfree_for_read</backlink><backlink>$$Uhttps://doi.org/10.48550/arXiv.1006.1179$$DView paper in arXiv$$Hfree_for_read</backlink></links><search><creatorcontrib>Marimuthu, C N</creatorcontrib><creatorcontrib>Thangaraj, P</creatorcontrib><creatorcontrib>Ramesan, Aswathy</creatorcontrib><title>Low Power Shift and Add Multiplier Design</title><title>arXiv.org</title><description>Today every circuit has to face the power consumption issue for both portable device aiming at large battery life and high end circuits avoiding cooling packages and reliability issues that are too complex. It is generally accepted that during logic synthesis power tracks well with area. This means that a larger design will generally consume more power. The multiplier is an important kernel of digital signal processors. Because of the circuit complexity, the power consumption and area are the two important design considerations of the multiplier. In this paper a low power low area architecture for the shift and add multiplier is proposed. For getting the low power low area architecture, the modifications made to the conventional architecture consist of the reduction in switching activities of the major blocks of the multiplier, which includes the reduction in switching activity of the adder and counter. This architecture avoids the shifting of the multiplier register. The simulation result for 8 bit multipliers shows that the proposed low power architecture lowers the total power consumption by 35.25% and area by 52.72 % when compared to the conventional architecture. Also the reduction in power consumption increases with the increase in bit width.</description><subject>Architecture</subject><subject>Batteries</subject><subject>Circuit design</subject><subject>Circuit reliability</subject><subject>Complexity</subject><subject>Computer Science - Hardware Architecture</subject><subject>Digital signal processors</subject><subject>Energy consumption</subject><subject>Logic synthesis</subject><subject>Portable equipment</subject><subject>Power consumption</subject><subject>Reduction</subject><subject>Signal processing</subject><subject>Switching</subject><issn>2331-8422</issn><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2010</creationdate><recordtype>article</recordtype><sourceid>BENPR</sourceid><sourceid>GOX</sourceid><recordid>eNotj0tLw0AUhQdBsNTuXUnAlYvEe-c9y1KfEFGw-zB2JjolJnEmsfrvTa2rszgfh_MRcoZQcC0EXNn4Hb4KBJAFojJHZEYZw1xzSk_IIqUtAFCpqBBsRi7Lbpc9dzsfs5f3UA-ZbV22dC57HJsh9E2Yimufwlt7So5r2yS_-M85Wd_erFf3efl097BalrkVCDnlBoB5FE4ar7ySytVOMAtauldOpZWu3lDmrZDojaE1oFYoDJXaOrZRbE7OD7N_GlUfw4eNP9Vep9rrTMDFAehj9zn6NFTbboztdKmioBVHyQWwX9t2SlQ</recordid><startdate>20100607</startdate><enddate>20100607</enddate><creator>Marimuthu, C N</creator><creator>Thangaraj, P</creator><creator>Ramesan, Aswathy</creator><general>Cornell University Library, arXiv.org</general><scope>8FE</scope><scope>8FG</scope><scope>ABJCF</scope><scope>ABUWG</scope><scope>AFKRA</scope><scope>AZQEC</scope><scope>BENPR</scope><scope>BGLVJ</scope><scope>CCPQU</scope><scope>DWQXO</scope><scope>HCIFZ</scope><scope>L6V</scope><scope>M7S</scope><scope>PIMPY</scope><scope>PQEST</scope><scope>PQQKQ</scope><scope>PQUKI</scope><scope>PRINS</scope><scope>PTHSS</scope><scope>AKY</scope><scope>GOX</scope></search><sort><creationdate>20100607</creationdate><title>Low Power Shift and Add Multiplier Design</title><author>Marimuthu, C N ; Thangaraj, P ; Ramesan, Aswathy</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a510-249003e15d69e7e767dfd53a086db426a6dfc23ea561e992f0187159268ad3c73</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2010</creationdate><topic>Architecture</topic><topic>Batteries</topic><topic>Circuit design</topic><topic>Circuit reliability</topic><topic>Complexity</topic><topic>Computer Science - Hardware Architecture</topic><topic>Digital signal processors</topic><topic>Energy consumption</topic><topic>Logic synthesis</topic><topic>Portable equipment</topic><topic>Power consumption</topic><topic>Reduction</topic><topic>Signal processing</topic><topic>Switching</topic><toplevel>online_resources</toplevel><creatorcontrib>Marimuthu, C N</creatorcontrib><creatorcontrib>Thangaraj, P</creatorcontrib><creatorcontrib>Ramesan, Aswathy</creatorcontrib><collection>ProQuest SciTech Collection</collection><collection>ProQuest Technology Collection</collection><collection>Materials Science &amp; Engineering Collection</collection><collection>ProQuest Central (Alumni Edition)</collection><collection>ProQuest Central UK/Ireland</collection><collection>ProQuest Central Essentials</collection><collection>ProQuest Central</collection><collection>Technology Collection</collection><collection>ProQuest One Community College</collection><collection>ProQuest Central Korea</collection><collection>SciTech Premium Collection</collection><collection>ProQuest Engineering Collection</collection><collection>Engineering Database</collection><collection>Publicly Available Content Database</collection><collection>ProQuest One Academic Eastern Edition (DO NOT USE)</collection><collection>ProQuest One Academic</collection><collection>ProQuest One Academic UKI Edition</collection><collection>ProQuest Central China</collection><collection>Engineering Collection</collection><collection>arXiv Computer Science</collection><collection>arXiv.org</collection><jtitle>arXiv.org</jtitle></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Marimuthu, C N</au><au>Thangaraj, P</au><au>Ramesan, Aswathy</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>Low Power Shift and Add Multiplier Design</atitle><jtitle>arXiv.org</jtitle><date>2010-06-07</date><risdate>2010</risdate><eissn>2331-8422</eissn><abstract>Today every circuit has to face the power consumption issue for both portable device aiming at large battery life and high end circuits avoiding cooling packages and reliability issues that are too complex. It is generally accepted that during logic synthesis power tracks well with area. This means that a larger design will generally consume more power. The multiplier is an important kernel of digital signal processors. Because of the circuit complexity, the power consumption and area are the two important design considerations of the multiplier. In this paper a low power low area architecture for the shift and add multiplier is proposed. For getting the low power low area architecture, the modifications made to the conventional architecture consist of the reduction in switching activities of the major blocks of the multiplier, which includes the reduction in switching activity of the adder and counter. This architecture avoids the shifting of the multiplier register. The simulation result for 8 bit multipliers shows that the proposed low power architecture lowers the total power consumption by 35.25% and area by 52.72 % when compared to the conventional architecture. Also the reduction in power consumption increases with the increase in bit width.</abstract><cop>Ithaca</cop><pub>Cornell University Library, arXiv.org</pub><doi>10.48550/arxiv.1006.1179</doi><oa>free_for_read</oa></addata></record>
fulltext fulltext
identifier EISSN: 2331-8422
ispartof arXiv.org, 2010-06
issn 2331-8422
language eng
recordid cdi_arxiv_primary_1006_1179
source arXiv.org; Free E- Journals
subjects Architecture
Batteries
Circuit design
Circuit reliability
Complexity
Computer Science - Hardware Architecture
Digital signal processors
Energy consumption
Logic synthesis
Portable equipment
Power consumption
Reduction
Signal processing
Switching
title Low Power Shift and Add Multiplier Design
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-27T12%3A50%3A31IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-proquest_arxiv&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=Low%20Power%20Shift%20and%20Add%20Multiplier%20Design&rft.jtitle=arXiv.org&rft.au=Marimuthu,%20C%20N&rft.date=2010-06-07&rft.eissn=2331-8422&rft_id=info:doi/10.48550/arxiv.1006.1179&rft_dat=%3Cproquest_arxiv%3E2087416450%3C/proquest_arxiv%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_pqid=2087416450&rft_id=info:pmid/&rfr_iscdi=true