The impact of classical electronics constraints on a solid-state logical qubit memory

We describe a fault-tolerant memory for an error-corrected logical qubit based on silicon double quantum dot physical qubits. Our design accounts for constraints imposed by supporting classical electronics. A significant consequence of the constraints is to add error-prone idle steps for the physica...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Levy, James E, Ganti, Anand, Phillips, Cynthia A, Hamlet, Benjamin R, Landahl, Andrew J, Gurrieri, Thomas M, Carr, Robert D, Carroll, Malcolm S
Format: Artikel
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Levy, James E
Ganti, Anand
Phillips, Cynthia A
Hamlet, Benjamin R
Landahl, Andrew J
Gurrieri, Thomas M
Carr, Robert D
Carroll, Malcolm S
description We describe a fault-tolerant memory for an error-corrected logical qubit based on silicon double quantum dot physical qubits. Our design accounts for constraints imposed by supporting classical electronics. A significant consequence of the constraints is to add error-prone idle steps for the physical qubits. Even using a schedule with provably minimum idle time, for our noise model and choice of error-correction code, we find that these additional idles negate any benefits of error correction. Using additional qubit operations, we can greatly suppress idle-induced errors, making error correction beneficial, provided the qubit operations achieve an error rate less than $2 \times 10^{-5}$. We discuss other consequences of these constraints such as error-correction code choice and physical qubit operation speed. While our analysis is specific to this memory architecture, the methods we develop are general enough to apply to other architectures as well.
doi_str_mv 10.48550/arxiv.0904.0003
format Article
fullrecord <record><control><sourceid>arxiv_GOX</sourceid><recordid>TN_cdi_arxiv_primary_0904_0003</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>0904_0003</sourcerecordid><originalsourceid>FETCH-LOGICAL-a653-9f6aa25a0fa02e50cbfa07599217cc6e96098ff2fa7f2b254d752b4673a0748a3</originalsourceid><addsrcrecordid>eNotjztPwzAUhb0woMLOhO4fSLj1K_GIKl5SJZYwRzeuDZacuNgG0X9PW5jOGc53pI-xmzW2slcK7yj_hO8WDcoWEcUlexs-HIR5T7ZC8mAjlRIsRXDR2ZrTEmwBm5ZSM4WlFkgLEJQUw64plaqDmN7PwOfXFCrMbk75cMUuPMXirv9zxYbHh2Hz3Gxfn14299uGtBKN8ZqIK0JPyJ1COx1Lp4zh685a7YxG03vPPXWeT1zJXaf4JHUnjjPZk1ix27_bs9a4z2GmfBhPeuNJT_wC2J5LcA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>article</recordtype></control><display><type>article</type><title>The impact of classical electronics constraints on a solid-state logical qubit memory</title><source>arXiv.org</source><creator>Levy, James E ; Ganti, Anand ; Phillips, Cynthia A ; Hamlet, Benjamin R ; Landahl, Andrew J ; Gurrieri, Thomas M ; Carr, Robert D ; Carroll, Malcolm S</creator><creatorcontrib>Levy, James E ; Ganti, Anand ; Phillips, Cynthia A ; Hamlet, Benjamin R ; Landahl, Andrew J ; Gurrieri, Thomas M ; Carr, Robert D ; Carroll, Malcolm S</creatorcontrib><description>We describe a fault-tolerant memory for an error-corrected logical qubit based on silicon double quantum dot physical qubits. Our design accounts for constraints imposed by supporting classical electronics. A significant consequence of the constraints is to add error-prone idle steps for the physical qubits. Even using a schedule with provably minimum idle time, for our noise model and choice of error-correction code, we find that these additional idles negate any benefits of error correction. Using additional qubit operations, we can greatly suppress idle-induced errors, making error correction beneficial, provided the qubit operations achieve an error rate less than $2 \times 10^{-5}$. We discuss other consequences of these constraints such as error-correction code choice and physical qubit operation speed. While our analysis is specific to this memory architecture, the methods we develop are general enough to apply to other architectures as well.</description><identifier>DOI: 10.48550/arxiv.0904.0003</identifier><language>eng</language><subject>Physics - Quantum Physics</subject><creationdate>2009-03</creationdate><rights>http://arxiv.org/licenses/nonexclusive-distrib/1.0</rights><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>228,230,780,885</link.rule.ids><linktorsrc>$$Uhttps://arxiv.org/abs/0904.0003$$EView_record_in_Cornell_University$$FView_record_in_$$GCornell_University$$Hfree_for_read</linktorsrc><backlink>$$Uhttps://doi.org/10.48550/arXiv.0904.0003$$DView paper in arXiv$$Hfree_for_read</backlink></links><search><creatorcontrib>Levy, James E</creatorcontrib><creatorcontrib>Ganti, Anand</creatorcontrib><creatorcontrib>Phillips, Cynthia A</creatorcontrib><creatorcontrib>Hamlet, Benjamin R</creatorcontrib><creatorcontrib>Landahl, Andrew J</creatorcontrib><creatorcontrib>Gurrieri, Thomas M</creatorcontrib><creatorcontrib>Carr, Robert D</creatorcontrib><creatorcontrib>Carroll, Malcolm S</creatorcontrib><title>The impact of classical electronics constraints on a solid-state logical qubit memory</title><description>We describe a fault-tolerant memory for an error-corrected logical qubit based on silicon double quantum dot physical qubits. Our design accounts for constraints imposed by supporting classical electronics. A significant consequence of the constraints is to add error-prone idle steps for the physical qubits. Even using a schedule with provably minimum idle time, for our noise model and choice of error-correction code, we find that these additional idles negate any benefits of error correction. Using additional qubit operations, we can greatly suppress idle-induced errors, making error correction beneficial, provided the qubit operations achieve an error rate less than $2 \times 10^{-5}$. We discuss other consequences of these constraints such as error-correction code choice and physical qubit operation speed. While our analysis is specific to this memory architecture, the methods we develop are general enough to apply to other architectures as well.</description><subject>Physics - Quantum Physics</subject><fulltext>true</fulltext><rsrctype>article</rsrctype><creationdate>2009</creationdate><recordtype>article</recordtype><sourceid>GOX</sourceid><recordid>eNotjztPwzAUhb0woMLOhO4fSLj1K_GIKl5SJZYwRzeuDZacuNgG0X9PW5jOGc53pI-xmzW2slcK7yj_hO8WDcoWEcUlexs-HIR5T7ZC8mAjlRIsRXDR2ZrTEmwBm5ZSM4WlFkgLEJQUw64plaqDmN7PwOfXFCrMbk75cMUuPMXirv9zxYbHh2Hz3Gxfn14299uGtBKN8ZqIK0JPyJ1COx1Lp4zh685a7YxG03vPPXWeT1zJXaf4JHUnjjPZk1ix27_bs9a4z2GmfBhPeuNJT_wC2J5LcA</recordid><startdate>20090331</startdate><enddate>20090331</enddate><creator>Levy, James E</creator><creator>Ganti, Anand</creator><creator>Phillips, Cynthia A</creator><creator>Hamlet, Benjamin R</creator><creator>Landahl, Andrew J</creator><creator>Gurrieri, Thomas M</creator><creator>Carr, Robert D</creator><creator>Carroll, Malcolm S</creator><scope>GOX</scope></search><sort><creationdate>20090331</creationdate><title>The impact of classical electronics constraints on a solid-state logical qubit memory</title><author>Levy, James E ; Ganti, Anand ; Phillips, Cynthia A ; Hamlet, Benjamin R ; Landahl, Andrew J ; Gurrieri, Thomas M ; Carr, Robert D ; Carroll, Malcolm S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-LOGICAL-a653-9f6aa25a0fa02e50cbfa07599217cc6e96098ff2fa7f2b254d752b4673a0748a3</frbrgroupid><rsrctype>articles</rsrctype><prefilter>articles</prefilter><language>eng</language><creationdate>2009</creationdate><topic>Physics - Quantum Physics</topic><toplevel>online_resources</toplevel><creatorcontrib>Levy, James E</creatorcontrib><creatorcontrib>Ganti, Anand</creatorcontrib><creatorcontrib>Phillips, Cynthia A</creatorcontrib><creatorcontrib>Hamlet, Benjamin R</creatorcontrib><creatorcontrib>Landahl, Andrew J</creatorcontrib><creatorcontrib>Gurrieri, Thomas M</creatorcontrib><creatorcontrib>Carr, Robert D</creatorcontrib><creatorcontrib>Carroll, Malcolm S</creatorcontrib><collection>arXiv.org</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Levy, James E</au><au>Ganti, Anand</au><au>Phillips, Cynthia A</au><au>Hamlet, Benjamin R</au><au>Landahl, Andrew J</au><au>Gurrieri, Thomas M</au><au>Carr, Robert D</au><au>Carroll, Malcolm S</au><format>journal</format><genre>article</genre><ristype>JOUR</ristype><atitle>The impact of classical electronics constraints on a solid-state logical qubit memory</atitle><date>2009-03-31</date><risdate>2009</risdate><abstract>We describe a fault-tolerant memory for an error-corrected logical qubit based on silicon double quantum dot physical qubits. Our design accounts for constraints imposed by supporting classical electronics. A significant consequence of the constraints is to add error-prone idle steps for the physical qubits. Even using a schedule with provably minimum idle time, for our noise model and choice of error-correction code, we find that these additional idles negate any benefits of error correction. Using additional qubit operations, we can greatly suppress idle-induced errors, making error correction beneficial, provided the qubit operations achieve an error rate less than $2 \times 10^{-5}$. We discuss other consequences of these constraints such as error-correction code choice and physical qubit operation speed. While our analysis is specific to this memory architecture, the methods we develop are general enough to apply to other architectures as well.</abstract><doi>10.48550/arxiv.0904.0003</doi><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier DOI: 10.48550/arxiv.0904.0003
ispartof
issn
language eng
recordid cdi_arxiv_primary_0904_0003
source arXiv.org
subjects Physics - Quantum Physics
title The impact of classical electronics constraints on a solid-state logical qubit memory
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-26T01%3A24%3A25IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-arxiv_GOX&rft_val_fmt=info:ofi/fmt:kev:mtx:journal&rft.genre=article&rft.atitle=The%20impact%20of%20classical%20electronics%20constraints%20on%20a%20solid-state%20logical%20qubit%20memory&rft.au=Levy,%20James%20E&rft.date=2009-03-31&rft_id=info:doi/10.48550/arxiv.0904.0003&rft_dat=%3Carxiv_GOX%3E0904_0003%3C/arxiv_GOX%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true