A Mapping Strategy for Resource-Efficient Network Processing on Multiprocessor SoCs
Hardware architectures based on a field of hardware-extended processors can provide flexible computing power for applications where parallelism can be exploited. For multiprocessors, the assignment of functionality to execution units can have a great impact on the performance.Additionally, finding t...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Tagungsbericht |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | 20758 |
---|---|
container_issue | |
container_start_page | 20758 |
container_title | |
container_volume | |
creator | Grünewald, Matthias Niemann, Jörg-Christian Porrmann, Mario Rückert, Ulrich |
description | Hardware architectures based on a field of hardware-extended processors can provide flexible computing power for applications where parallelism can be exploited. For multiprocessors, the assignment of functionality to execution units can have a great impact on the performance.Additionally, finding the optimal mapping can be a time-consuming task. We present a multiprocessor architecture along with a suitable design method that includes an automatedsolution to the mapping problem. Our hardware architecture employs a network-on-chip (NoC) to achieve a high degree of scalability for the application and for the system in respect to future integration technologies.We also show how to reduce the packet buffer requirements with a proper scheduling strategy and present first estimates for the resource consumption of an application targeted for mobile networking. |
doi_str_mv | 10.5555/968879.969125 |
format | Conference Proceeding |
fullrecord | <record><control><sourceid>acm</sourceid><recordid>TN_cdi_acm_books_10_5555_968879_969125</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>acm_books_10_5555_968879_969125</sourcerecordid><originalsourceid>FETCH-acm_books_10_5555_968879_9691253</originalsourceid><addsrcrecordid>eNqVjk8LgjAAxQcR9M9j9506pW3azB1DjC5GZPdhssmynGyT6Nun2Aeod3nw-D34AbDEyCNdNjSMoh31aEixT0ZghnYhJT6KCJkAx5g76hLQLQ63U5DtYZo3jaxLmFmdW16-oVAaXrhRrS64mwghC8lrC0_cvpSu4FmrghvTX1QN0_ZhZTNM3S9TsVmAscgfhjvfnoPVIbnGRzcvnuymVGUYRqxXZYMqG1SDP8D1TyC7aclF8AHgZlCu</addsrcrecordid><sourcetype>Publisher</sourcetype><iscdi>true</iscdi><recordtype>conference_proceeding</recordtype></control><display><type>conference_proceeding</type><title>A Mapping Strategy for Resource-Efficient Network Processing on Multiprocessor SoCs</title><source>IEEE Electronic Library (IEL) Conference Proceedings</source><creator>Grünewald, Matthias ; Niemann, Jörg-Christian ; Porrmann, Mario ; Rückert, Ulrich</creator><creatorcontrib>Grünewald, Matthias ; Niemann, Jörg-Christian ; Porrmann, Mario ; Rückert, Ulrich</creatorcontrib><description>Hardware architectures based on a field of hardware-extended processors can provide flexible computing power for applications where parallelism can be exploited. For multiprocessors, the assignment of functionality to execution units can have a great impact on the performance.Additionally, finding the optimal mapping can be a time-consuming task. We present a multiprocessor architecture along with a suitable design method that includes an automatedsolution to the mapping problem. Our hardware architecture employs a network-on-chip (NoC) to achieve a high degree of scalability for the application and for the system in respect to future integration technologies.We also show how to reduce the packet buffer requirements with a proper scheduling strategy and present first estimates for the resource consumption of an application targeted for mobile networking.</description><identifier>ISBN: 0769520855</identifier><identifier>ISBN: 9780769520858</identifier><identifier>DOI: 10.5555/968879.969125</identifier><language>eng</language><publisher>Washington, DC, USA: IEEE Computer Society</publisher><subject>Computer systems organization -- Architectures -- Parallel architectures -- Multiple instruction, multiple data ; Hardware -- Integrated circuits ; Networks -- Network protocols</subject><ispartof>Proceedings of the conference on Design, automation and test in Europe - Volume 2, 2004, p.20758-20758</ispartof><rights>Copyright (c) 2004 Institute of Electrical and Electronics Engineers, Inc. All rights reserved.</rights><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><link.rule.ids>309,310,777,781,786,787,27906</link.rule.ids></links><search><creatorcontrib>Grünewald, Matthias</creatorcontrib><creatorcontrib>Niemann, Jörg-Christian</creatorcontrib><creatorcontrib>Porrmann, Mario</creatorcontrib><creatorcontrib>Rückert, Ulrich</creatorcontrib><title>A Mapping Strategy for Resource-Efficient Network Processing on Multiprocessor SoCs</title><title>Proceedings of the conference on Design, automation and test in Europe - Volume 2</title><description>Hardware architectures based on a field of hardware-extended processors can provide flexible computing power for applications where parallelism can be exploited. For multiprocessors, the assignment of functionality to execution units can have a great impact on the performance.Additionally, finding the optimal mapping can be a time-consuming task. We present a multiprocessor architecture along with a suitable design method that includes an automatedsolution to the mapping problem. Our hardware architecture employs a network-on-chip (NoC) to achieve a high degree of scalability for the application and for the system in respect to future integration technologies.We also show how to reduce the packet buffer requirements with a proper scheduling strategy and present first estimates for the resource consumption of an application targeted for mobile networking.</description><subject>Computer systems organization -- Architectures -- Parallel architectures -- Multiple instruction, multiple data</subject><subject>Hardware -- Integrated circuits</subject><subject>Networks -- Network protocols</subject><isbn>0769520855</isbn><isbn>9780769520858</isbn><fulltext>true</fulltext><rsrctype>conference_proceeding</rsrctype><creationdate>2004</creationdate><recordtype>conference_proceeding</recordtype><sourceid/><recordid>eNqVjk8LgjAAxQcR9M9j9506pW3azB1DjC5GZPdhssmynGyT6Nun2Aeod3nw-D34AbDEyCNdNjSMoh31aEixT0ZghnYhJT6KCJkAx5g76hLQLQ63U5DtYZo3jaxLmFmdW16-oVAaXrhRrS64mwghC8lrC0_cvpSu4FmrghvTX1QN0_ZhZTNM3S9TsVmAscgfhjvfnoPVIbnGRzcvnuymVGUYRqxXZYMqG1SDP8D1TyC7aclF8AHgZlCu</recordid><startdate>20040216</startdate><enddate>20040216</enddate><creator>Grünewald, Matthias</creator><creator>Niemann, Jörg-Christian</creator><creator>Porrmann, Mario</creator><creator>Rückert, Ulrich</creator><general>IEEE Computer Society</general><scope/></search><sort><creationdate>20040216</creationdate><title>A Mapping Strategy for Resource-Efficient Network Processing on Multiprocessor SoCs</title><author>Grünewald, Matthias ; Niemann, Jörg-Christian ; Porrmann, Mario ; Rückert, Ulrich</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-acm_books_10_5555_968879_9691253</frbrgroupid><rsrctype>conference_proceedings</rsrctype><prefilter>conference_proceedings</prefilter><language>eng</language><creationdate>2004</creationdate><topic>Computer systems organization -- Architectures -- Parallel architectures -- Multiple instruction, multiple data</topic><topic>Hardware -- Integrated circuits</topic><topic>Networks -- Network protocols</topic><toplevel>online_resources</toplevel><creatorcontrib>Grünewald, Matthias</creatorcontrib><creatorcontrib>Niemann, Jörg-Christian</creatorcontrib><creatorcontrib>Porrmann, Mario</creatorcontrib><creatorcontrib>Rückert, Ulrich</creatorcontrib></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext</fulltext></delivery><addata><au>Grünewald, Matthias</au><au>Niemann, Jörg-Christian</au><au>Porrmann, Mario</au><au>Rückert, Ulrich</au><format>book</format><genre>proceeding</genre><ristype>CONF</ristype><atitle>A Mapping Strategy for Resource-Efficient Network Processing on Multiprocessor SoCs</atitle><btitle>Proceedings of the conference on Design, automation and test in Europe - Volume 2</btitle><date>2004-02-16</date><risdate>2004</risdate><spage>20758</spage><epage>20758</epage><pages>20758-20758</pages><isbn>0769520855</isbn><isbn>9780769520858</isbn><abstract>Hardware architectures based on a field of hardware-extended processors can provide flexible computing power for applications where parallelism can be exploited. For multiprocessors, the assignment of functionality to execution units can have a great impact on the performance.Additionally, finding the optimal mapping can be a time-consuming task. We present a multiprocessor architecture along with a suitable design method that includes an automatedsolution to the mapping problem. Our hardware architecture employs a network-on-chip (NoC) to achieve a high degree of scalability for the application and for the system in respect to future integration technologies.We also show how to reduce the packet buffer requirements with a proper scheduling strategy and present first estimates for the resource consumption of an application targeted for mobile networking.</abstract><cop>Washington, DC, USA</cop><pub>IEEE Computer Society</pub><doi>10.5555/968879.969125</doi></addata></record> |
fulltext | fulltext |
identifier | ISBN: 0769520855 |
ispartof | Proceedings of the conference on Design, automation and test in Europe - Volume 2, 2004, p.20758-20758 |
issn | |
language | eng |
recordid | cdi_acm_books_10_5555_968879_969125 |
source | IEEE Electronic Library (IEL) Conference Proceedings |
subjects | Computer systems organization -- Architectures -- Parallel architectures -- Multiple instruction, multiple data Hardware -- Integrated circuits Networks -- Network protocols |
title | A Mapping Strategy for Resource-Efficient Network Processing on Multiprocessor SoCs |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T14%3A38%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-acm&rft_val_fmt=info:ofi/fmt:kev:mtx:book&rft.genre=proceeding&rft.atitle=A%20Mapping%20Strategy%20for%20Resource-Efficient%20Network%20Processing%20on%20Multiprocessor%20SoCs&rft.btitle=Proceedings%20of%20the%20conference%20on%20Design,%20automation%20and%20test%20in%20Europe%20-%20Volume%202&rft.au=Gr%C3%BCnewald,%20Matthias&rft.date=2004-02-16&rft.spage=20758&rft.epage=20758&rft.pages=20758-20758&rft.isbn=0769520855&rft.isbn_list=9780769520858&rft_id=info:doi/10.5555/968879.969125&rft_dat=%3Cacm%3Eacm_books_10_5555_968879_969125%3C/acm%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |